powerpc/fsl: Add fsl,portid-mapping to corenet1-cf chips
authorScott Wood <scottwood@freescale.com>
Tue, 6 May 2014 01:35:10 +0000 (20:35 -0500)
committerScott Wood <scottwood@freescale.com>
Thu, 22 May 2014 23:10:42 +0000 (18:10 -0500)
Signed-off-by: Scott Wood <scottwood@freescale.com>
Cc: Diana Craciun <diana.craciun@freescale.com>
arch/powerpc/boot/dts/fsl/p2041si-post.dtsi
arch/powerpc/boot/dts/fsl/p2041si-pre.dtsi
arch/powerpc/boot/dts/fsl/p3041si-post.dtsi
arch/powerpc/boot/dts/fsl/p3041si-pre.dtsi
arch/powerpc/boot/dts/fsl/p4080si-post.dtsi
arch/powerpc/boot/dts/fsl/p4080si-pre.dtsi
arch/powerpc/boot/dts/fsl/p5020si-post.dtsi
arch/powerpc/boot/dts/fsl/p5020si-pre.dtsi
arch/powerpc/boot/dts/fsl/p5040si-post.dtsi
arch/powerpc/boot/dts/fsl/p5040si-pre.dtsi

index b5daa4c812c29cc940a37abea4ebe689ee2bf9bb..5290df83ff30e5f2a6254696b988d00bd0cc8143 100644 (file)
                interrupts = <
                        24 2 0 0
                        16 2 1 30>;
+               fsl,portid-mapping = <0x0f000000>;
 
                pamu0: pamu@0 {
                        reg = <0 0x1000>;
index 22f3b14517de83fc5f4c891d06eed37fb762cb68..b1ea147f29951638de8f10a5114ae13efc20c3f1 100644 (file)
@@ -83,6 +83,7 @@
                        reg = <0>;
                        clocks = <&mux0>;
                        next-level-cache = <&L2_0>;
+                       fsl,portid-mapping = <0x80000000>;
                        L2_0: l2-cache {
                                next-level-cache = <&cpc>;
                        };
@@ -92,6 +93,7 @@
                        reg = <1>;
                        clocks = <&mux1>;
                        next-level-cache = <&L2_1>;
+                       fsl,portid-mapping = <0x40000000>;
                        L2_1: l2-cache {
                                next-level-cache = <&cpc>;
                        };
                        reg = <2>;
                        clocks = <&mux2>;
                        next-level-cache = <&L2_2>;
+                       fsl,portid-mapping = <0x20000000>;
                        L2_2: l2-cache {
                                next-level-cache = <&cpc>;
                        };
                        reg = <3>;
                        clocks = <&mux3>;
                        next-level-cache = <&L2_3>;
+                       fsl,portid-mapping = <0x10000000>;
                        L2_3: l2-cache {
                                next-level-cache = <&cpc>;
                        };
index 5abd1fccedb88e10138adb6ad7e6f3514fafde8c..cd63cb1b10421ec63f74fd2a06d12d133cf8baed 100644 (file)
                interrupts = <
                        24 2 0 0
                        16 2 1 30>;
+               fsl,portid-mapping = <0x0f000000>;
 
                pamu0: pamu@0 {
                        reg = <0 0x1000>;
index 468e8be8ac6f82cc40c149fb50edab9baf5260d5..dc5f4b362c24b5149e3a3655e7264b3a76b62fb1 100644 (file)
@@ -84,6 +84,7 @@
                        reg = <0>;
                        clocks = <&mux0>;
                        next-level-cache = <&L2_0>;
+                       fsl,portid-mapping = <0x80000000>;
                        L2_0: l2-cache {
                                next-level-cache = <&cpc>;
                        };
@@ -93,6 +94,7 @@
                        reg = <1>;
                        clocks = <&mux1>;
                        next-level-cache = <&L2_1>;
+                       fsl,portid-mapping = <0x40000000>;
                        L2_1: l2-cache {
                                next-level-cache = <&cpc>;
                        };
                        reg = <2>;
                        clocks = <&mux2>;
                        next-level-cache = <&L2_2>;
+                       fsl,portid-mapping = <0x20000000>;
                        L2_2: l2-cache {
                                next-level-cache = <&cpc>;
                        };
                        reg = <3>;
                        clocks = <&mux3>;
                        next-level-cache = <&L2_3>;
+                       fsl,portid-mapping = <0x10000000>;
                        L2_3: l2-cache {
                                next-level-cache = <&cpc>;
                        };
index bf0e7c960c8a8ca5a33fa5da2a2599e64c529724..12947ccddf259c35962270a65e086d501b2d66b1 100644 (file)
                interrupts = <
                        24 2 0 0
                        16 2 1 30>;
+               fsl,portid-mapping = <0x00f80000>;
 
                pamu0: pamu@0 {
                        reg = <0 0x1000>;
index 0040b5a5379e2de22819988902e26b5e5f94dde2..38bde09586729168dfe11f03783f4707483ad1cd 100644 (file)
@@ -83,6 +83,7 @@
                        reg = <0>;
                        clocks = <&mux0>;
                        next-level-cache = <&L2_0>;
+                       fsl,portid-mapping = <0x80000000>;
                        L2_0: l2-cache {
                                next-level-cache = <&cpc>;
                        };
@@ -92,6 +93,7 @@
                        reg = <1>;
                        clocks = <&mux1>;
                        next-level-cache = <&L2_1>;
+                       fsl,portid-mapping = <0x40000000>;
                        L2_1: l2-cache {
                                next-level-cache = <&cpc>;
                        };
                        reg = <2>;
                        clocks = <&mux2>;
                        next-level-cache = <&L2_2>;
+                       fsl,portid-mapping = <0x20000000>;
                        L2_2: l2-cache {
                                next-level-cache = <&cpc>;
                        };
                        reg = <3>;
                        clocks = <&mux3>;
                        next-level-cache = <&L2_3>;
+                       fsl,portid-mapping = <0x10000000>;
                        L2_3: l2-cache {
                                next-level-cache = <&cpc>;
                        };
                        reg = <4>;
                        clocks = <&mux4>;
                        next-level-cache = <&L2_4>;
+                       fsl,portid-mapping = <0x08000000>;
                        L2_4: l2-cache {
                                next-level-cache = <&cpc>;
                        };
                        reg = <5>;
                        clocks = <&mux5>;
                        next-level-cache = <&L2_5>;
+                       fsl,portid-mapping = <0x04000000>;
                        L2_5: l2-cache {
                                next-level-cache = <&cpc>;
                        };
                        reg = <6>;
                        clocks = <&mux6>;
                        next-level-cache = <&L2_6>;
+                       fsl,portid-mapping = <0x02000000>;
                        L2_6: l2-cache {
                                next-level-cache = <&cpc>;
                        };
                        reg = <7>;
                        clocks = <&mux7>;
                        next-level-cache = <&L2_7>;
+                       fsl,portid-mapping = <0x01000000>;
                        L2_7: l2-cache {
                                next-level-cache = <&cpc>;
                        };
index f7ca9f4d5c042fd99f79a2ab127a7b74410fd81d..4c4a2b0436b2d8cdaa96377fb96f4384fcc5d5fd 100644 (file)
                interrupts = <
                        24 2 0 0
                        16 2 1 30>;
+               fsl,portid-mapping = <0x3c000000>;
 
                pamu0: pamu@0 {
                        reg = <0 0x1000>;
index fe1a2e6613b49b8c116d65763e79f160e023b9e3..1cc61e126e4cc65fd01ee600c76998f92ccfa845 100644 (file)
@@ -90,6 +90,7 @@
                        reg = <0>;
                        clocks = <&mux0>;
                        next-level-cache = <&L2_0>;
+                       fsl,portid-mapping = <0x80000000>;
                        L2_0: l2-cache {
                                next-level-cache = <&cpc>;
                        };
                        reg = <1>;
                        clocks = <&mux1>;
                        next-level-cache = <&L2_1>;
+                       fsl,portid-mapping = <0x40000000>;
                        L2_1: l2-cache {
                                next-level-cache = <&cpc>;
                        };
index 91477b57d46191b288295c5b96c6a083b9509763..67296fdd9698937a232eb0843ec33f8025d14e68 100644 (file)
                #size-cells = <1>;
                interrupts = <24 2 0 0
                              16 2 1 30>;
+               fsl,portid-mapping = <0x0f800000>;
 
                pamu0: pamu@0 {
                        reg = <0 0x1000>;
index 3674686687cbfd24066b53debf34111ab63125c7..b048a2be05a8d707c82f793cdfbaa3ffa1888674 100644 (file)
@@ -83,6 +83,7 @@
                        reg = <0>;
                        clocks = <&mux0>;
                        next-level-cache = <&L2_0>;
+                       fsl,portid-mapping = <0x80000000>;
                        L2_0: l2-cache {
                                next-level-cache = <&cpc>;
                        };
@@ -92,6 +93,7 @@
                        reg = <1>;
                        clocks = <&mux1>;
                        next-level-cache = <&L2_1>;
+                       fsl,portid-mapping = <0x40000000>;
                        L2_1: l2-cache {
                                next-level-cache = <&cpc>;
                        };
                        reg = <2>;
                        clocks = <&mux2>;
                        next-level-cache = <&L2_2>;
+                       fsl,portid-mapping = <0x20000000>;
                        L2_2: l2-cache {
                                next-level-cache = <&cpc>;
                        };
                        reg = <3>;
                        clocks = <&mux3>;
                        next-level-cache = <&L2_3>;
+                       fsl,portid-mapping = <0x10000000>;
                        L2_3: l2-cache {
                                next-level-cache = <&cpc>;
                        };