rt5639: add rt5639 support
author邱建斌 <qjb@rock-chips.com>
Mon, 4 Mar 2013 08:54:36 +0000 (16:54 +0800)
committer邱建斌 <qjb@rock-chips.com>
Mon, 4 Mar 2013 08:54:36 +0000 (16:54 +0800)
sound/soc/codecs/Kconfig
sound/soc/codecs/Makefile
sound/soc/codecs/rt5639.c [new file with mode: 0755]
sound/soc/codecs/rt5639.h [new file with mode: 0755]
sound/soc/codecs/rt5639_ioctl.c [new file with mode: 0755]
sound/soc/codecs/rt5639_ioctl.h [new file with mode: 0755]
sound/soc/codecs/rt56xx_ioctl.c [new file with mode: 0755]
sound/soc/codecs/rt56xx_ioctl.h [new file with mode: 0755]
sound/soc/rk29/Kconfig
sound/soc/rk29/Makefile
sound/soc/rk29/rk29_rt5639.c [new file with mode: 0755]

index 4e11b1ace753e4d72782e704533a367f86ef78bb..f0ea48f01f1b0f5ec72a26ea0e44c21b9575c211 100755 (executable)
@@ -82,6 +82,7 @@ config SND_SOC_ALL_CODECS
        select SND_SOC_RT3261 if I2C
        select SND_SOC_RT3224 if I2C
        select SND_SOC_RT5623 if I2C
+       select SND_SOC_RT5639 if I2C
        select SND_SOC_RK610 if I2C
        select SND_SOC_WM8903 if I2C
        select SND_SOC_WM8904 if I2C
@@ -330,6 +331,9 @@ config SND_SOC_RT5621
 config SND_SOC_RT5623
        tristate
 
+config SND_SOC_RT5639
+       tristate
+       
 config SND_SOC_RT5631
        tristate
        
index 0dcd3d2899e60d15a396b2ab77dc4cb89fba8df0..02a3218a4fb01996bfb21a3104d10cbdfb9da597 100755 (executable)
@@ -94,6 +94,7 @@ snd-soc-rk610-objs := rk610_codec.o
 snd-soc-rt3261-objs := rt3261.o rt3261-dsp.o rt3261_ioctl.o rt_codec_ioctl.o
 snd-soc-rt3224-objs := rt3261.o rt3261_ioctl.o rt_codec_ioctl.o
 snd-soc-rk2928-objs := rk2928_codec.o
+snd-soc-rt5639-objs := rt5639.o rt5639_ioctl.o rt56xx_ioctl.o 
 
 # Amp
 snd-soc-lm4857-objs := lm4857.o
@@ -103,6 +104,7 @@ snd-soc-wm2000-objs := wm2000.o
 snd-soc-wm9090-objs := wm9090.o
 obj-$(CONFIG_SND_SOC_RT3261)    += snd-soc-rt3261.o
 obj-$(CONFIG_SND_SOC_RT3224)    += snd-soc-rt3224.o
+obj-$(CONFIG_SND_SOC_RT5639)    += snd-soc-rt5639.o
 obj-$(CONFIG_SND_SOC_88PM860X) += snd-soc-88pm860x.o
 obj-$(CONFIG_SND_SOC_AC97_CODEC)       += snd-soc-ac97.o
 obj-$(CONFIG_SND_SOC_AD1836)   += snd-soc-ad1836.o
diff --git a/sound/soc/codecs/rt5639.c b/sound/soc/codecs/rt5639.c
new file mode 100755 (executable)
index 0000000..a35aeb0
--- /dev/null
@@ -0,0 +1,3377 @@
+/*
+ * rt5639.c  --  RT5639 ALSA SoC audio codec driver
+ *
+ * Copyright 2011 Realtek Semiconductor Corp.
+ * Author: Johnny Hsu <johnnyhsu@realtek.com>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ */
+
+#include <linux/module.h>
+#include <linux/moduleparam.h>
+#include <linux/init.h>
+#include <linux/delay.h>
+#include <linux/pm.h>
+#include <linux/i2c.h>
+#include <linux/platform_device.h>
+#include <linux/spi/spi.h>
+#include <sound/core.h>
+#include <sound/pcm.h>
+#include <sound/pcm_params.h>
+#include <sound/soc.h>
+#include <sound/soc-dapm.h>
+#include <sound/initval.h>
+#include <sound/tlv.h>
+
+#define RT3261_PROC
+#ifdef RT3261_PROC
+#include <linux/proc_fs.h>
+#include <linux/seq_file.h>
+#include <linux/vmalloc.h>
+char debug_write_read = 0;
+#endif
+static struct snd_soc_codec *rt3261_codec;
+
+#define RTK_IOCTL
+#ifdef RTK_IOCTL
+#if defined(CONFIG_SND_HWDEP) || defined(CONFIG_SND_HWDEP_MODULE)
+#include "rt56xx_ioctl.h"
+#include "rt5639_ioctl.h"
+#endif
+#endif
+
+static unsigned int rt3261_read(struct snd_soc_codec *codec,
+               unsigned int reg)
+{
+       unsigned int val;
+
+       val = codec->hw_read(codec, reg);
+       return val;
+}
+
+static int do_hw_write(struct snd_soc_codec *codec, unsigned int reg,
+               unsigned int value, const void *data, int len)
+{
+       int ret;
+
+       if (!snd_soc_codec_volatile_register(codec, reg) &&
+                       reg < codec->driver->reg_cache_size &&
+                       !codec->cache_bypass) {
+               ret = snd_soc_cache_write(codec, reg, value);
+               if (ret < 0)
+                       return -1;
+       }
+
+       if (codec->cache_only) {
+               codec->cache_sync = 1;
+               return 0;
+       }
+
+       ret = codec->hw_write(codec->control_data, data, len);
+       if (ret == len)
+               return 0;
+       if (ret < 0)
+               return ret;
+       else
+               return -EIO;
+}
+
+static int rt3261_write(struct snd_soc_codec *codec, unsigned int reg,
+               unsigned int value)
+{
+       u8 data[3];
+
+       data[0] = reg;
+       data[1] = (value >> 8) & 0xff;
+       data[2] = value & 0xff;
+
+       return do_hw_write(codec, reg, value, data, 3);
+}
+
+#include "rt5639.h"
+
+#define RT5639_REG_RW 0 /* for debug */
+#define RT5639_DET_EXT_MIC 0
+#define USE_ONEBIT_DEPOP 1 /* for one bit depop */
+//#define USE_EQ
+#define VERSION "0.8.5 alsa 1.0.24"
+
+struct rt5639_init_reg {
+       u8 reg;
+       u16 val;
+};
+
+static struct rt5639_init_reg init_list[] = {
+       {RT5639_GEN_CTRL1       , 0x3f01},//fa[12:13] = 1'b; fa[8~11]=1; fa[0]=1
+       {RT5639_ADDA_CLK1       , 0x1114},//73[2] = 1'b
+       {RT5639_MICBIAS         , 0x3030},//93[5:4] = 11'b
+       {RT5639_CLS_D_OUT       , 0xa000},//8d[11] = 0'b
+       {RT5639_CLS_D_OVCD      , 0x0334},//8c[8] = 1'b
+       {RT5639_PRIV_INDEX      , 0x001d},//PR1d[8] = 1'b;
+       {RT5639_PRIV_DATA       , 0x0347},
+       {RT5639_PRIV_INDEX      , 0x003d},//PR3d[12] = 0'b; PR3d[9] = 1'b
+       {RT5639_PRIV_DATA       , 0x2600},
+       {RT5639_PRIV_INDEX      , 0x0012},//PR12 = 0aa8'h
+       {RT5639_PRIV_DATA       , 0x0aa8},
+       {RT5639_PRIV_INDEX      , 0x0014},//PR14 = 8aaa'h
+       {RT5639_PRIV_DATA       , 0x8aaa},
+       {RT5639_PRIV_INDEX      , 0x0020},//PR20 = 6115'h
+       {RT5639_PRIV_DATA       , 0x6115},
+       {RT5639_PRIV_INDEX      , 0x0023},//PR23 = 0804'h
+       {RT5639_PRIV_DATA       , 0x0804},
+       /*playback*/
+       {RT5639_STO_DAC_MIXER   , 0x1414},//Dig inf 1 -> Sto DAC mixer -> DACL
+       {RT5639_OUT_L3_MIXER    , 0x01fe},//DACL1 -> OUTMIXL
+       {RT5639_OUT_R3_MIXER    , 0x01fe},//DACR1 -> OUTMIXR
+       {RT5639_HP_VOL          , 0x8888},//OUTMIX -> HPVOL
+       {RT5639_HPO_MIXER       , 0xc000},//HPVOL -> HPOLMIX
+//     {RT5639_HPO_MIXER       , 0xa000},//DAC1 -> HPOLMIX
+//     {RT5639_CHARGE_PUMP     , 0x0f00},
+       {RT5639_PRIV_INDEX      , 0x0090},
+       {RT5639_PRIV_DATA       , 0x2000},
+       {RT5639_PRIV_INDEX      , 0x0091},
+       {RT5639_PRIV_DATA       , 0x1000},
+//     {RT5639_HP_CALIB_AMP_DET, 0x0420},
+       {RT5639_SPK_L_MIXER     , 0x0036},//DACL1 -> SPKMIXL
+       {RT5639_SPK_R_MIXER     , 0x0036},//DACR1 -> SPKMIXR
+       {RT5639_SPK_VOL         , 0x8b8b},//SPKMIX -> SPKVOL
+       {RT5639_SPO_CLSD_RATIO  , 0x0001},
+       {RT5639_SPO_L_MIXER     , 0xe800},//SPKVOLL -> SPOLMIX
+       {RT5639_SPO_R_MIXER     , 0x2800},//SPKVOLR -> SPORMIX
+//     {RT5639_SPO_L_MIXER     , 0xb800},//DAC -> SPOLMIX
+//     {RT5639_SPO_R_MIXER     , 0x1800},//DAC -> SPORMIX  
+//     {RT5639_I2S1_SDP        , 0xD000},//change IIS1 and IIS2
+       /*record*/
+       {RT5639_IN1_IN2         , 0x5080},//IN1 boost 40db and differential mode
+       {RT5639_IN3_IN4         , 0x0500},//IN2 boost 40db and signal ended mode
+       {RT5639_REC_L2_MIXER    , 0x007d},//Mic1 -> RECMIXL
+       {RT5639_REC_R2_MIXER    , 0x007d},//Mic1 -> RECMIXR
+//     {RT5639_REC_L2_MIXER    , 0x006f},//Mic2 -> RECMIXL
+//     {RT5639_REC_R2_MIXER    , 0x006f},//Mic2 -> RECMIXR
+       {RT5639_STO_ADC_MIXER   , 0x3020},//ADC -> Sto ADC mixer
+#if RT5639_DET_EXT_MIC
+       {RT5639_MICBIAS         , 0x3800},/* enable MICBIAS short current */
+       {RT5639_GPIO_CTRL1      , 0x8400},/* set GPIO1 to IRQ */
+       {RT5639_GPIO_CTRL3      , 0x0004},/* set GPIO1 output */
+       {RT5639_IRQ_CTRL2       , 0x8000},/*set MICBIAS short current to IRQ */
+                                       /*( if sticky set regBE : 8800 ) */
+#endif
+};
+#define RT5639_INIT_REG_LEN ARRAY_SIZE(init_list)
+
+static int rt5639_reg_init(struct snd_soc_codec *codec)
+{
+       int i;
+
+       for (i = 0; i < RT5639_INIT_REG_LEN; i++)
+               snd_soc_write(codec, init_list[i].reg, init_list[i].val);
+
+       return 0;
+}
+
+static int rt5639_index_sync(struct snd_soc_codec *codec)
+{
+       int i;
+
+       for (i = 0; i < RT5639_INIT_REG_LEN; i++)
+               if (RT5639_PRIV_INDEX == init_list[i].reg ||
+                       RT5639_PRIV_DATA == init_list[i].reg)
+                       snd_soc_write(codec, init_list[i].reg,
+                                       init_list[i].val);
+       return 0;
+}
+
+static const u16 rt5639_reg[RT5639_VENDOR_ID2 + 1] = {
+       [RT5639_RESET] = 0x000c,
+       [RT5639_SPK_VOL] = 0xc8c8,
+       [RT5639_HP_VOL] = 0xc8c8,
+       [RT5639_OUTPUT] = 0xc8c8,
+       [RT5639_MONO_OUT] = 0x8000,
+       [RT5639_INL_INR_VOL] = 0x0808,
+       [RT5639_DAC1_DIG_VOL] = 0xafaf,
+       [RT5639_DAC2_DIG_VOL] = 0xafaf,
+       [RT5639_ADC_DIG_VOL] = 0x2f2f,
+       [RT5639_ADC_DATA] = 0x2f2f,
+       [RT5639_STO_ADC_MIXER] = 0x7060,
+       [RT5639_MONO_ADC_MIXER] = 0x7070,
+       [RT5639_AD_DA_MIXER] = 0x8080,
+       [RT5639_STO_DAC_MIXER] = 0x5454,
+       [RT5639_MONO_DAC_MIXER] = 0x5454,
+       [RT5639_DIG_MIXER] = 0xaa00,
+       [RT5639_DSP_PATH2] = 0xa000,
+       [RT5639_REC_L2_MIXER] = 0x007f,
+       [RT5639_REC_R2_MIXER] = 0x007f,
+       [RT5639_HPO_MIXER] = 0xe000,
+       [RT5639_SPK_L_MIXER] = 0x003e,
+       [RT5639_SPK_R_MIXER] = 0x003e,
+       [RT5639_SPO_L_MIXER] = 0xf800,
+       [RT5639_SPO_R_MIXER] = 0x3800,
+       [RT5639_SPO_CLSD_RATIO] = 0x0004,
+       [RT5639_MONO_MIXER] = 0xfc00,
+       [RT5639_OUT_L3_MIXER] = 0x01ff,
+       [RT5639_OUT_R3_MIXER] = 0x01ff,
+       [RT5639_LOUT_MIXER] = 0xf000,
+       [RT5639_PWR_ANLG1] = 0x00c0,
+       [RT5639_I2S1_SDP] = 0x8000,
+       [RT5639_I2S2_SDP] = 0x8000,
+       [RT5639_I2S3_SDP] = 0x8000,
+       [RT5639_ADDA_CLK1] = 0x1110,
+       [RT5639_ADDA_CLK2] = 0x0c00,
+       [RT5639_DMIC] = 0x1d00,
+       [RT5639_ASRC_3] = 0x0008,
+       [RT5639_HP_OVCD] = 0x0600,
+       [RT5639_CLS_D_OVCD] = 0x0228,
+       [RT5639_CLS_D_OUT] = 0xa800,
+       [RT5639_DEPOP_M1] = 0x0004,
+       [RT5639_DEPOP_M2] = 0x1100,
+       [RT5639_DEPOP_M3] = 0x0646,
+       [RT5639_CHARGE_PUMP] = 0x0c00,
+       [RT5639_MICBIAS] = 0x3000,
+       [RT5639_EQ_CTRL1] = 0x2080,
+       [RT5639_DRC_AGC_1] = 0x2206,
+       [RT5639_DRC_AGC_2] = 0x1f00,
+       [RT5639_ANC_CTRL1] = 0x034b,
+       [RT5639_ANC_CTRL2] = 0x0066,
+       [RT5639_ANC_CTRL3] = 0x000b,
+       [RT5639_GPIO_CTRL1] = 0x0400,
+       [RT5639_DSP_CTRL3] = 0x2000,
+       [RT5639_BASE_BACK] = 0x0013,
+       [RT5639_MP3_PLUS1] = 0x0680,
+       [RT5639_MP3_PLUS2] = 0x1c17,
+       [RT5639_3D_HP] = 0x8c00,
+       [RT5639_ADJ_HPF] = 0xaa20,
+       [RT5639_HP_CALIB_AMP_DET] = 0x0400,
+       [RT5639_SV_ZCD1] = 0x0809,
+       [RT5639_VENDOR_ID1] = 0x10ec,
+       [RT5639_VENDOR_ID2] = 0x6231,
+};
+
+static int rt5639_reset(struct snd_soc_codec *codec)
+{
+       return snd_soc_write(codec, RT5639_RESET, 0);
+}
+
+/**
+ * rt5639_index_write - Write private register.
+ * @codec: SoC audio codec device.
+ * @reg: Private register index.
+ * @value: Private register Data.
+ *
+ * Modify private register for advanced setting. It can be written through
+ * private index (0x6a) and data (0x6c) register.
+ *
+ * Returns 0 for success or negative error code.
+ */
+static int rt5639_index_write(struct snd_soc_codec *codec,
+               unsigned int reg, unsigned int value)
+{
+       int ret;
+
+       ret = snd_soc_write(codec, RT5639_PRIV_INDEX, reg);
+       if (ret < 0) {
+               dev_err(codec->dev, "Failed to set private addr: %d\n", ret);
+               goto err;
+       }
+       ret = snd_soc_write(codec, RT5639_PRIV_DATA, value);
+       if (ret < 0) {
+               dev_err(codec->dev, "Failed to set private value: %d\n", ret);
+               goto err;
+       }
+       return 0;
+
+err:
+       return ret;
+}
+
+/**
+ * rt5639_index_read - Read private register.
+ * @codec: SoC audio codec device.
+ * @reg: Private register index.
+ *
+ * Read advanced setting from private register. It can be read through
+ * private index (0x6a) and data (0x6c) register.
+ *
+ * Returns private register value or negative error code.
+ */
+static unsigned int rt5639_index_read(
+       struct snd_soc_codec *codec, unsigned int reg)
+{
+       int ret;
+
+       ret = snd_soc_write(codec, RT5639_PRIV_INDEX, reg);
+       if (ret < 0) {
+               dev_err(codec->dev, "Failed to set private addr: %d\n", ret);
+               return ret;
+       }
+       return snd_soc_read(codec, RT5639_PRIV_DATA);
+}
+
+/**
+ * rt5639_index_update_bits - update private register bits
+ * @codec: audio codec
+ * @reg: Private register index.
+ * @mask: register mask
+ * @value: new value
+ *
+ * Writes new register value.
+ *
+ * Returns 1 for change, 0 for no change, or negative error code.
+ */
+static int rt5639_index_update_bits(struct snd_soc_codec *codec,
+       unsigned int reg, unsigned int mask, unsigned int value)
+{
+       unsigned int old, new;
+       int change, ret;
+
+       ret = rt5639_index_read(codec, reg);
+       if (ret < 0) {
+               dev_err(codec->dev, "Failed to read private reg: %d\n", ret);
+               goto err;
+       }
+
+       old = ret;
+       new = (old & ~mask) | (value & mask);
+       change = old != new;
+       if (change) {
+               ret = rt5639_index_write(codec, reg, new);
+               if (ret < 0) {
+                       dev_err(codec->dev,
+                               "Failed to write private reg: %d\n", ret);
+                       goto err;
+               }
+       }
+       return change;
+
+err:
+       return ret;
+}
+
+static int rt5639_volatile_register(
+       struct snd_soc_codec *codec, unsigned int reg)
+{
+       switch (reg) {
+       case RT5639_RESET:
+       case RT5639_PRIV_DATA:
+       case RT5639_ASRC_5:
+       case RT5639_EQ_CTRL1:
+       case RT5639_DRC_AGC_1:
+       case RT5639_ANC_CTRL1:
+       case RT5639_IRQ_CTRL2:
+       case RT5639_INT_IRQ_ST:
+       case RT5639_DSP_CTRL2:
+       case RT5639_DSP_CTRL3:
+       case RT5639_PGM_REG_ARR1:
+       case RT5639_PGM_REG_ARR3:
+       case RT5639_VENDOR_ID:
+       case RT5639_VENDOR_ID1:
+       case RT5639_VENDOR_ID2:
+               return 1;
+       default:
+               return 0;
+       }
+}
+
+static int rt5639_readable_register(
+       struct snd_soc_codec *codec, unsigned int reg)
+{
+       switch (reg) {
+       case RT5639_RESET:
+       case RT5639_SPK_VOL:
+       case RT5639_HP_VOL:
+       case RT5639_OUTPUT:
+       case RT5639_MONO_OUT:
+       case RT5639_IN1_IN2:
+       case RT5639_IN3_IN4:
+       case RT5639_INL_INR_VOL:
+       case RT5639_DAC1_DIG_VOL:
+       case RT5639_DAC2_DIG_VOL:
+       case RT5639_DAC2_CTRL:
+       case RT5639_ADC_DIG_VOL:
+       case RT5639_ADC_DATA:
+       case RT5639_ADC_BST_VOL:
+       case RT5639_STO_ADC_MIXER:
+       case RT5639_MONO_ADC_MIXER:
+       case RT5639_AD_DA_MIXER:
+       case RT5639_STO_DAC_MIXER:
+       case RT5639_MONO_DAC_MIXER:
+       case RT5639_DIG_MIXER:
+       case RT5639_DSP_PATH1:
+       case RT5639_DSP_PATH2:
+       case RT5639_DIG_INF_DATA:
+       case RT5639_REC_L1_MIXER:
+       case RT5639_REC_L2_MIXER:
+       case RT5639_REC_R1_MIXER:
+       case RT5639_REC_R2_MIXER:
+       case RT5639_HPO_MIXER:
+       case RT5639_SPK_L_MIXER:
+       case RT5639_SPK_R_MIXER:
+       case RT5639_SPO_L_MIXER:
+       case RT5639_SPO_R_MIXER:
+       case RT5639_SPO_CLSD_RATIO:
+       case RT5639_MONO_MIXER:
+       case RT5639_OUT_L1_MIXER:
+       case RT5639_OUT_L2_MIXER:
+       case RT5639_OUT_L3_MIXER:
+       case RT5639_OUT_R1_MIXER:
+       case RT5639_OUT_R2_MIXER:
+       case RT5639_OUT_R3_MIXER:
+       case RT5639_LOUT_MIXER:
+       case RT5639_PWR_DIG1:
+       case RT5639_PWR_DIG2:
+       case RT5639_PWR_ANLG1:
+       case RT5639_PWR_ANLG2:
+       case RT5639_PWR_MIXER:
+       case RT5639_PWR_VOL:
+       case RT5639_PRIV_INDEX:
+       case RT5639_PRIV_DATA:
+       case RT5639_I2S1_SDP:
+       case RT5639_I2S2_SDP:
+       case RT5639_I2S3_SDP:
+       case RT5639_ADDA_CLK1:
+       case RT5639_ADDA_CLK2:
+       case RT5639_DMIC:
+       case RT5639_GLB_CLK:
+       case RT5639_PLL_CTRL1:
+       case RT5639_PLL_CTRL2:
+       case RT5639_ASRC_1:
+       case RT5639_ASRC_2:
+       case RT5639_ASRC_3:
+       case RT5639_ASRC_4:
+       case RT5639_ASRC_5:
+       case RT5639_HP_OVCD:
+       case RT5639_CLS_D_OVCD:
+       case RT5639_CLS_D_OUT:
+       case RT5639_DEPOP_M1:
+       case RT5639_DEPOP_M2:
+       case RT5639_DEPOP_M3:
+       case RT5639_CHARGE_PUMP:
+       case RT5639_PV_DET_SPK_G:
+       case RT5639_MICBIAS:
+       case RT5639_EQ_CTRL1:
+       case RT5639_EQ_CTRL2:
+       case RT5639_WIND_FILTER:
+       case RT5639_DRC_AGC_1:
+       case RT5639_DRC_AGC_2:
+       case RT5639_DRC_AGC_3:
+       case RT5639_SVOL_ZC:
+       case RT5639_ANC_CTRL1:
+       case RT5639_ANC_CTRL2:
+       case RT5639_ANC_CTRL3:
+       case RT5639_JD_CTRL:
+       case RT5639_ANC_JD:
+       case RT5639_IRQ_CTRL1:
+       case RT5639_IRQ_CTRL2:
+       case RT5639_INT_IRQ_ST:
+       case RT5639_GPIO_CTRL1:
+       case RT5639_GPIO_CTRL2:
+       case RT5639_GPIO_CTRL3:
+       case RT5639_DSP_CTRL1:
+       case RT5639_DSP_CTRL2:
+       case RT5639_DSP_CTRL3:
+       case RT5639_DSP_CTRL4:
+       case RT5639_PGM_REG_ARR1:
+       case RT5639_PGM_REG_ARR2:
+       case RT5639_PGM_REG_ARR3:
+       case RT5639_PGM_REG_ARR4:
+       case RT5639_PGM_REG_ARR5:
+       case RT5639_SCB_FUNC:
+       case RT5639_SCB_CTRL:
+       case RT5639_BASE_BACK:
+       case RT5639_MP3_PLUS1:
+       case RT5639_MP3_PLUS2:
+       case RT5639_3D_HP:
+       case RT5639_ADJ_HPF:
+       case RT5639_HP_CALIB_AMP_DET:
+       case RT5639_HP_CALIB2:
+       case RT5639_SV_ZCD1:
+       case RT5639_SV_ZCD2:
+       case RT5639_GEN_CTRL1:
+       case RT5639_GEN_CTRL2:
+       case RT5639_GEN_CTRL3:
+       case RT5639_VENDOR_ID:
+       case RT5639_VENDOR_ID1:
+       case RT5639_VENDOR_ID2:
+       case RT5639_DUMMY_PR3F:
+               return 1;
+       default:
+               return 0;
+       }
+}
+
+void DC_Calibrate(struct snd_soc_codec *codec)
+{
+       unsigned int sclk_src;
+
+       sclk_src = snd_soc_read(codec, RT5639_GLB_CLK) &
+               RT5639_SCLK_SRC_MASK;
+
+       snd_soc_update_bits(codec, RT5639_PWR_ANLG2,
+               RT5639_PWR_MB1, RT5639_PWR_MB1);
+       snd_soc_update_bits(codec, RT5639_DEPOP_M2,
+                RT5639_DEPOP_MASK, RT5639_DEPOP_MAN);
+        snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+                RT5639_HP_CP_MASK | RT5639_HP_SG_MASK | RT5639_HP_CB_MASK,
+                RT5639_HP_CP_PU | RT5639_HP_SG_DIS | RT5639_HP_CB_PU);
+       
+       snd_soc_update_bits(codec, RT5639_GLB_CLK,
+               RT5639_SCLK_SRC_MASK, 0x2 << RT5639_SCLK_SRC_SFT);
+
+        rt5639_index_write(codec, RT5639_HP_DCC_INT1, 0x9f00);
+       snd_soc_update_bits(codec, RT5639_PWR_ANLG2,
+               RT5639_PWR_MB1, 0);
+       snd_soc_update_bits(codec, RT5639_GLB_CLK,
+               RT5639_SCLK_SRC_MASK, sclk_src);
+}
+
+/**
+ * rt5639_headset_detect - Detect headset.
+ * @codec: SoC audio codec device.
+ * @jack_insert: Jack insert or not.
+ *
+ * Detect whether is headset or not when jack inserted.
+ *
+ * Returns detect status.
+ */
+int rt5639_headset_detect(struct snd_soc_codec *codec, int jack_insert)
+{
+       int jack_type;
+       int sclk_src;
+       int reg63, reg64;
+
+       if(jack_insert) {
+               reg63 = snd_soc_read(codec, RT5639_PWR_ANLG1);
+               reg64 = snd_soc_read(codec, RT5639_PWR_ANLG2);
+               if (SND_SOC_BIAS_OFF == codec->dapm.bias_level) {
+                       snd_soc_write(codec, RT5639_PWR_ANLG1, 0xa814);
+                       snd_soc_write(codec, RT5639_MICBIAS, 0x3830);
+                       snd_soc_write(codec, RT5639_GEN_CTRL1 , 0x3701);
+               }
+               sclk_src = snd_soc_read(codec, RT5639_GLB_CLK) &
+                       RT5639_SCLK_SRC_MASK;
+               snd_soc_update_bits(codec, RT5639_GLB_CLK,
+                       RT5639_SCLK_SRC_MASK, 0x3 << RT5639_SCLK_SRC_SFT);
+               snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+                       RT5639_PWR_LDO2, RT5639_PWR_LDO2);
+               snd_soc_update_bits(codec, RT5639_PWR_ANLG2,
+                       RT5639_PWR_MB1, RT5639_PWR_MB1);
+               snd_soc_update_bits(codec, RT5639_MICBIAS,
+                       RT5639_MIC1_OVCD_MASK | RT5639_MIC1_OVTH_MASK |
+                       RT5639_PWR_CLK25M_MASK | RT5639_PWR_MB_MASK,
+                       RT5639_MIC1_OVCD_EN | RT5639_MIC1_OVTH_600UA |
+                       RT5639_PWR_MB_PU | RT5639_PWR_CLK25M_PU);
+               snd_soc_update_bits(codec, RT5639_GEN_CTRL1,
+                       0x1, 0x1);
+               msleep(100);
+               if (snd_soc_read(codec, RT5639_IRQ_CTRL2) & 0x8)
+                       jack_type = RT5639_HEADPHO_DET;
+               else
+                       jack_type = RT5639_HEADSET_DET;
+               snd_soc_update_bits(codec, RT5639_IRQ_CTRL2,
+                       RT5639_MB1_OC_CLR, 0);
+               snd_soc_update_bits(codec, RT5639_GLB_CLK,
+                       RT5639_SCLK_SRC_MASK, sclk_src);
+               snd_soc_write(codec, RT5639_PWR_ANLG1, reg63);
+               snd_soc_write(codec, RT5639_PWR_ANLG2, reg64);
+       } else {
+               snd_soc_update_bits(codec, RT5639_MICBIAS,
+                       RT5639_MIC1_OVCD_MASK,
+                       RT5639_MIC1_OVCD_DIS);
+               
+               jack_type = RT5639_NO_JACK;
+       }
+
+       return jack_type;
+}
+EXPORT_SYMBOL(rt5639_headset_detect);
+
+/**
+ * rt5639_conn_mux_path - connect MUX widget path.
+ * @codec: SoC audio codec device.
+ * @widget_name: widget name.
+ * @path_name: path name.
+ *
+ * Make MUX path connected and update register.
+ *
+ * Returns 0 for success or negative error code.
+ */
+int rt5639_conn_mux_path(struct snd_soc_codec *codec,
+               char *widget_name, char *path_name)
+{
+       struct snd_soc_dapm_context *dapm = &codec->dapm;
+       struct snd_soc_dapm_widget *w;
+       struct snd_soc_dapm_path *path;
+       struct snd_kcontrol_new *kcontrol;
+       struct soc_enum *em;
+       unsigned int val, mask, bitmask;
+       int i, update = 0;
+
+       if (codec == NULL || widget_name == NULL || path_name == NULL)
+               return -EINVAL;
+
+       list_for_each_entry(w, &dapm->card->widgets, list)
+       {
+               if (!w->name || w->dapm != dapm)
+                       continue;
+               if (!(strcmp(w->name, widget_name))) {
+                       if (w->id != snd_soc_dapm_mux)
+                               return -EINVAL;
+                       dev_info(codec->dev, "w->name=%s\n", w->name);
+                       list_for_each_entry(path, &w->sources, list_sink)
+                       {
+                               if (!(strcmp(path->name, path_name)))
+                                       path->connect = 1;
+                               else
+                                       path->connect = 0;
+                               dev_info(codec->dev,
+                                       "path->name=%s path->connect=%d\n",
+                                       path->name, path->connect);
+                       }
+                       update = 1;
+                       break;
+               }
+       }
+
+       if (update) {
+               snd_soc_dapm_sync(dapm);
+
+               kcontrol = &w->kcontrols[0];
+               em = (struct soc_enum *)kcontrol->private_value;
+               for (i = 0; i < em->max; i++)
+                       if (!(strcmp(path_name, em->texts[i])))
+                               break;
+               for (bitmask = 1; bitmask < em->max; bitmask <<= 1)
+                       ;
+               val = i << em->shift_l;
+               mask = (bitmask - 1) << em->shift_l;
+               snd_soc_update_bits(codec, em->reg, mask, val);
+       }
+
+       return 0;
+}
+EXPORT_SYMBOL(rt5639_conn_mux_path);
+
+static const char *rt5639_dacr2_src[] = { "TxDC_R", "TxDP_R" };
+
+static const SOC_ENUM_SINGLE_DECL(rt5639_dacr2_enum,RT5639_DUMMY_PR3F,
+       14, rt5639_dacr2_src);
+static const struct snd_kcontrol_new rt5639_dacr2_mux =
+       SOC_DAPM_ENUM("Mono dacr source", rt5639_dacr2_enum);
+
+static const DECLARE_TLV_DB_SCALE(out_vol_tlv, -4650, 150, 0);
+static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -65625, 375, 0);
+static const DECLARE_TLV_DB_SCALE(in_vol_tlv, -3450, 150, 0);
+static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -17625, 375, 0);
+static const DECLARE_TLV_DB_SCALE(adc_bst_tlv, 0, 1200, 0);
+
+/* {0, +20, +24, +30, +35, +40, +44, +50, +52} dB */
+static unsigned int bst_tlv[] = {
+       TLV_DB_RANGE_HEAD(7),
+       0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
+       1, 1, TLV_DB_SCALE_ITEM(2000, 0, 0),
+       2, 2, TLV_DB_SCALE_ITEM(2400, 0, 0),
+       3, 5, TLV_DB_SCALE_ITEM(3000, 500, 0),
+       6, 6, TLV_DB_SCALE_ITEM(4400, 0, 0),
+       7, 7, TLV_DB_SCALE_ITEM(5000, 0, 0),
+       8, 8, TLV_DB_SCALE_ITEM(5200, 0, 0),
+};
+
+static int rt5639_dmic_get(struct snd_kcontrol *kcontrol,
+               struct snd_ctl_elem_value *ucontrol)
+{
+       struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
+       struct rt5639_priv *rt5639 = snd_soc_codec_get_drvdata(codec);
+
+       ucontrol->value.integer.value[0] = rt5639->dmic_en;
+
+       return 0;
+}
+
+static int rt5639_dmic_put(struct snd_kcontrol *kcontrol,
+               struct snd_ctl_elem_value *ucontrol)
+{
+       struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
+       struct rt5639_priv *rt5639 = snd_soc_codec_get_drvdata(codec);
+
+       if (rt5639->dmic_en == ucontrol->value.integer.value[0])
+               return 0;
+
+       rt5639->dmic_en = ucontrol->value.integer.value[0];
+       switch (rt5639->dmic_en) {
+       case RT5639_DMIC_DIS:
+               snd_soc_update_bits(codec, RT5639_GPIO_CTRL1,
+                       RT5639_GP2_PIN_MASK | RT5639_GP3_PIN_MASK |
+                       RT5639_GP4_PIN_MASK,
+                       RT5639_GP2_PIN_GPIO2 | RT5639_GP3_PIN_GPIO3 |
+                       RT5639_GP4_PIN_GPIO4);
+               snd_soc_update_bits(codec, RT5639_DMIC,
+                       RT5639_DMIC_1_DP_MASK | RT5639_DMIC_2_DP_MASK,
+                       RT5639_DMIC_1_DP_GPIO3 | RT5639_DMIC_2_DP_GPIO4);
+               snd_soc_update_bits(codec, RT5639_DMIC,
+                       RT5639_DMIC_1_EN_MASK | RT5639_DMIC_2_EN_MASK,
+                       RT5639_DMIC_1_DIS | RT5639_DMIC_2_DIS);
+               break;
+
+       case RT5639_DMIC1:
+               snd_soc_update_bits(codec, RT5639_GPIO_CTRL1,
+                       RT5639_GP2_PIN_MASK | RT5639_GP3_PIN_MASK,
+                       RT5639_GP2_PIN_DMIC1_SCL | RT5639_GP3_PIN_DMIC1_SDA);
+               snd_soc_update_bits(codec, RT5639_DMIC,
+                       RT5639_DMIC_1L_LH_MASK | RT5639_DMIC_1R_LH_MASK |
+                       RT5639_DMIC_1_DP_MASK,
+                       RT5639_DMIC_1L_LH_FALLING | RT5639_DMIC_1R_LH_RISING |
+                       RT5639_DMIC_1_DP_IN1P);
+               snd_soc_update_bits(codec, RT5639_DMIC,
+                       RT5639_DMIC_1_EN_MASK, RT5639_DMIC_1_EN);
+               break;
+
+       case RT5639_DMIC2:
+               snd_soc_update_bits(codec, RT5639_GPIO_CTRL1,
+                       RT5639_GP2_PIN_MASK | RT5639_GP4_PIN_MASK,
+                       RT5639_GP2_PIN_DMIC1_SCL | RT5639_GP4_PIN_DMIC2_SDA);
+               snd_soc_update_bits(codec, RT5639_DMIC,
+                       RT5639_DMIC_2L_LH_MASK | RT5639_DMIC_2R_LH_MASK |
+                       RT5639_DMIC_2_DP_MASK,
+                       RT5639_DMIC_2L_LH_FALLING | RT5639_DMIC_2R_LH_RISING |
+                       RT5639_DMIC_2_DP_IN1N);
+               snd_soc_update_bits(codec, RT5639_DMIC,
+                       RT5639_DMIC_2_EN_MASK, RT5639_DMIC_2_EN);
+               break;
+
+       default:
+               return -EINVAL;
+       }
+
+       return 0;
+}
+
+
+/* IN1/IN2 Input Type */
+static const char *rt5639_input_mode[] = {
+       "Single ended", "Differential"};
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_in1_mode_enum, RT5639_IN1_IN2,
+       RT5639_IN_SFT1, rt5639_input_mode);
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_in2_mode_enum, RT5639_IN3_IN4,
+       RT5639_IN_SFT2, rt5639_input_mode);
+
+/* Interface data select */
+static const char *rt5639_data_select[] = {
+       "Normal", "Swap", "left copy to right", "right copy to left"};
+
+static const SOC_ENUM_SINGLE_DECL(rt5639_if1_dac_enum, RT5639_DIG_INF_DATA,
+                               RT5639_IF1_DAC_SEL_SFT, rt5639_data_select);
+
+static const SOC_ENUM_SINGLE_DECL(rt5639_if1_adc_enum, RT5639_DIG_INF_DATA,
+                               RT5639_IF1_ADC_SEL_SFT, rt5639_data_select);
+
+static const SOC_ENUM_SINGLE_DECL(rt5639_if2_dac_enum, RT5639_DIG_INF_DATA,
+                               RT5639_IF2_DAC_SEL_SFT, rt5639_data_select);
+
+static const SOC_ENUM_SINGLE_DECL(rt5639_if2_adc_enum, RT5639_DIG_INF_DATA,
+                               RT5639_IF2_ADC_SEL_SFT, rt5639_data_select);
+
+static const SOC_ENUM_SINGLE_DECL(rt5639_if3_dac_enum, RT5639_DIG_INF_DATA,
+                               RT5639_IF3_DAC_SEL_SFT, rt5639_data_select);
+
+static const SOC_ENUM_SINGLE_DECL(rt5639_if3_adc_enum, RT5639_DIG_INF_DATA,
+                               RT5639_IF3_ADC_SEL_SFT, rt5639_data_select);
+
+/* Class D speaker gain ratio */
+static const char *rt5639_clsd_spk_ratio[] = {"1.66x", "1.83x", "1.94x", "2x",
+       "2.11x", "2.22x", "2.33x", "2.44x", "2.55x", "2.66x", "2.77x"};
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_clsd_spk_ratio_enum, RT5639_CLS_D_OUT,
+       RT5639_CLSD_RATIO_SFT, rt5639_clsd_spk_ratio);
+
+/* DMIC */
+static const char *rt5639_dmic_mode[] = {"Disable", "DMIC1", "DMIC2"};
+
+static const SOC_ENUM_SINGLE_DECL(rt5639_dmic_enum, 0, 0, rt5639_dmic_mode);
+
+
+
+#ifdef RT5639_REG_RW
+#define REGVAL_MAX 0xffff
+static unsigned int regctl_addr;
+static int rt5639_regctl_info(struct snd_kcontrol *kcontrol,
+                       struct snd_ctl_elem_info *uinfo)
+{
+       uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
+       uinfo->count = 2;
+       uinfo->value.integer.min = 0;
+       uinfo->value.integer.max = REGVAL_MAX;
+       return 0;
+}
+
+static int rt5639_regctl_get(struct snd_kcontrol *kcontrol,
+                       struct snd_ctl_elem_value *ucontrol)
+{
+       struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
+       ucontrol->value.integer.value[0] = regctl_addr;
+       ucontrol->value.integer.value[1] = snd_soc_read(codec, regctl_addr);
+       return 0;
+}
+
+static int rt5639_regctl_put(struct snd_kcontrol *kcontrol,
+                       struct snd_ctl_elem_value *ucontrol)
+{
+       struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
+       regctl_addr = ucontrol->value.integer.value[0];
+       if(ucontrol->value.integer.value[1] <= REGVAL_MAX)
+               snd_soc_write(codec, regctl_addr, ucontrol->value.integer.value[1]);
+       return 0;
+}
+#endif
+
+
+static int rt5639_vol_rescale_get(struct snd_kcontrol *kcontrol,
+               struct snd_ctl_elem_value *ucontrol)
+{
+       struct soc_mixer_control *mc =
+               (struct soc_mixer_control *)kcontrol->private_value;
+       struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
+       unsigned int val = snd_soc_read(codec, mc->reg);
+
+       ucontrol->value.integer.value[0] = RT5639_VOL_RSCL_MAX -
+               ((val & RT5639_L_VOL_MASK) >> mc->shift);
+       ucontrol->value.integer.value[1] = RT5639_VOL_RSCL_MAX -
+               (val & RT5639_R_VOL_MASK);
+
+       return 0;
+}
+
+static int rt5639_vol_rescale_put(struct snd_kcontrol *kcontrol,
+               struct snd_ctl_elem_value *ucontrol)
+{
+       struct soc_mixer_control *mc =
+               (struct soc_mixer_control *)kcontrol->private_value;
+       struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
+       unsigned int val, val2;
+
+       val = RT5639_VOL_RSCL_MAX - ucontrol->value.integer.value[0];
+       val2 = RT5639_VOL_RSCL_MAX - ucontrol->value.integer.value[1];
+       return snd_soc_update_bits_locked(codec, mc->reg, RT5639_L_VOL_MASK |
+                       RT5639_R_VOL_MASK, val << mc->shift | val2);
+}
+
+
+static const struct snd_kcontrol_new rt5639_snd_controls[] = {
+       /* Speaker Output Volume */
+       SOC_DOUBLE("Speaker Playback Switch", RT5639_SPK_VOL,
+               RT5639_L_MUTE_SFT, RT5639_R_MUTE_SFT, 1, 1),
+       SOC_DOUBLE_EXT_TLV("Speaker Playback Volume", RT5639_SPK_VOL,
+               RT5639_L_VOL_SFT, RT5639_R_VOL_SFT, RT5639_VOL_RSCL_RANGE, 0,
+               rt5639_vol_rescale_get, rt5639_vol_rescale_put, out_vol_tlv),
+       /* Headphone Output Volume */
+       SOC_DOUBLE("HP Playback Switch", RT5639_HP_VOL,
+               RT5639_L_MUTE_SFT, RT5639_R_MUTE_SFT, 1, 1),
+       SOC_DOUBLE_EXT_TLV("HP Playback Volume", RT5639_HP_VOL,
+               RT5639_L_VOL_SFT, RT5639_R_VOL_SFT, RT5639_VOL_RSCL_RANGE, 0,
+               rt5639_vol_rescale_get, rt5639_vol_rescale_put, out_vol_tlv),
+       /* OUTPUT Control */
+       SOC_DOUBLE("OUT Playback Switch", RT5639_OUTPUT,
+               RT5639_L_MUTE_SFT, RT5639_R_MUTE_SFT, 1, 1),
+       SOC_DOUBLE("OUT Channel Switch", RT5639_OUTPUT,
+               RT5639_VOL_L_SFT, RT5639_VOL_R_SFT, 1, 1),
+       SOC_DOUBLE_TLV("OUT Playback Volume", RT5639_OUTPUT,
+               RT5639_L_VOL_SFT, RT5639_R_VOL_SFT, 39, 1, out_vol_tlv),
+       /* MONO Output Control */
+       SOC_SINGLE("Mono Playback Switch", RT5639_MONO_OUT,
+                               RT5639_L_MUTE_SFT, 1, 1),
+       /* DAC Digital Volume */
+       SOC_DOUBLE("DAC2 Playback Switch", RT5639_DAC2_CTRL,
+               RT5639_M_DAC_L2_VOL_SFT, RT5639_M_DAC_R2_VOL_SFT, 1, 1),
+       SOC_DOUBLE_TLV("DAC1 Playback Volume", RT5639_DAC1_DIG_VOL,
+                       RT5639_L_VOL_SFT, RT5639_R_VOL_SFT,
+                       175, 0, dac_vol_tlv),
+       SOC_DOUBLE_TLV("Mono DAC Playback Volume", RT5639_DAC2_DIG_VOL,
+                       RT5639_L_VOL_SFT, RT5639_R_VOL_SFT,
+                       175, 0, dac_vol_tlv),
+       /* IN1/IN2 Control */
+       SOC_ENUM("IN1 Mode Control",  rt5639_in1_mode_enum),
+       SOC_SINGLE_TLV("IN1 Boost", RT5639_IN1_IN2,
+               RT5639_BST_SFT1, 8, 0, bst_tlv),
+       SOC_ENUM("IN2 Mode Control", rt5639_in2_mode_enum),
+       SOC_SINGLE_TLV("IN2 Boost", RT5639_IN3_IN4,
+               RT5639_BST_SFT2, 8, 0, bst_tlv),
+       /* INL/INR Volume Control */
+       SOC_DOUBLE_TLV("IN Capture Volume", RT5639_INL_INR_VOL,
+                       RT5639_INL_VOL_SFT, RT5639_INR_VOL_SFT,
+                       31, 1, in_vol_tlv),
+       /* ADC Digital Volume Control */
+       SOC_DOUBLE("ADC Capture Switch", RT5639_ADC_DIG_VOL,
+               RT5639_L_MUTE_SFT, RT5639_R_MUTE_SFT, 1, 1),
+       SOC_DOUBLE_TLV("ADC Capture Volume", RT5639_ADC_DIG_VOL,
+                       RT5639_L_VOL_SFT, RT5639_R_VOL_SFT,
+                       127, 0, adc_vol_tlv),
+       SOC_DOUBLE_TLV("Mono ADC Capture Volume", RT5639_ADC_DATA,
+                       RT5639_L_VOL_SFT, RT5639_R_VOL_SFT,
+                       127, 0, adc_vol_tlv),
+       /* ADC Boost Volume Control */
+       SOC_DOUBLE_TLV("ADC Boost Gain", RT5639_ADC_BST_VOL,
+                       RT5639_ADC_L_BST_SFT, RT5639_ADC_R_BST_SFT,
+                       3, 0, adc_bst_tlv),
+       /* Class D speaker gain ratio */
+       SOC_ENUM("Class D SPK Ratio Control", rt5639_clsd_spk_ratio_enum),
+       /* DMIC */
+       SOC_ENUM_EXT("DMIC Switch", rt5639_dmic_enum,
+               rt5639_dmic_get, rt5639_dmic_put),
+
+       SOC_ENUM("ADC IF1 Data Switch", rt5639_if1_adc_enum),
+       SOC_ENUM("DAC IF1 Data Switch", rt5639_if1_dac_enum),
+       SOC_ENUM("ADC IF2 Data Switch", rt5639_if2_adc_enum),
+       SOC_ENUM("DAC IF2 Data Switch", rt5639_if2_dac_enum),
+#ifdef RT5639_REG_RW
+       {
+               .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
+               .name = "Register Control",
+               .info = rt5639_regctl_info,
+               .get = rt5639_regctl_get,
+               .put = rt5639_regctl_put,
+       },
+#endif
+};
+
+/**
+ * set_dmic_clk - Set parameter of dmic.
+ *
+ * @w: DAPM widget.
+ * @kcontrol: The kcontrol of this widget.
+ * @event: Event id.
+ *
+ * Choose dmic clock between 1MHz and 3MHz.
+ * It is better for clock to approximate 3MHz.
+ */
+static int set_dmic_clk(struct snd_soc_dapm_widget *w,
+       struct snd_kcontrol *kcontrol, int event)
+{
+       struct snd_soc_codec *codec = w->codec;
+       struct rt5639_priv *rt5639 = snd_soc_codec_get_drvdata(codec);
+       int div[] = {2, 3, 4, 6, 12}, idx = -EINVAL, i, rate, red, bound, temp;
+
+       rate = rt5639->lrck[rt5639->aif_pu] << 8;
+       red = 3000000 * 12;
+       for (i = 0; i < ARRAY_SIZE(div); i++) {
+               bound = div[i] * 3000000;
+               if (rate > bound)
+                       continue;
+               temp = bound - rate;
+               if (temp < red) {
+                       red = temp;
+                       idx = i;
+               }
+       }
+       if (idx < 0)
+               dev_err(codec->dev, "Failed to set DMIC clock\n");
+       else
+               snd_soc_update_bits(codec, RT5639_DMIC, RT5639_DMIC_CLK_MASK,
+                                       idx << RT5639_DMIC_CLK_SFT);
+       return idx;
+}
+
+static int check_sysclk1_source(struct snd_soc_dapm_widget *source,
+                        struct snd_soc_dapm_widget *sink)
+{
+       unsigned int val;
+
+       val = snd_soc_read(source->codec, RT5639_GLB_CLK);
+       val &= RT5639_SCLK_SRC_MASK;
+       if (val == RT5639_SCLK_SRC_PLL1)
+               return 1;
+       else
+               return 0;
+}
+
+/* Digital Mixer */
+static const struct snd_kcontrol_new rt5639_sto_adc_l_mix[] = {
+       SOC_DAPM_SINGLE("ADC1 Switch", RT5639_STO_ADC_MIXER,
+                       RT5639_M_ADC_L1_SFT, 1, 1),
+       SOC_DAPM_SINGLE("ADC2 Switch", RT5639_STO_ADC_MIXER,
+                       RT5639_M_ADC_L2_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_sto_adc_r_mix[] = {
+       SOC_DAPM_SINGLE("ADC1 Switch", RT5639_STO_ADC_MIXER,
+                       RT5639_M_ADC_R1_SFT, 1, 1),
+       SOC_DAPM_SINGLE("ADC2 Switch", RT5639_STO_ADC_MIXER,
+                       RT5639_M_ADC_R2_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_mono_adc_l_mix[] = {
+       SOC_DAPM_SINGLE("ADC1 Switch", RT5639_MONO_ADC_MIXER,
+                       RT5639_M_MONO_ADC_L1_SFT, 1, 1),
+       SOC_DAPM_SINGLE("ADC2 Switch", RT5639_MONO_ADC_MIXER,
+                       RT5639_M_MONO_ADC_L2_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_mono_adc_r_mix[] = {
+       SOC_DAPM_SINGLE("ADC1 Switch", RT5639_MONO_ADC_MIXER,
+                       RT5639_M_MONO_ADC_R1_SFT, 1, 1),
+       SOC_DAPM_SINGLE("ADC2 Switch", RT5639_MONO_ADC_MIXER,
+                       RT5639_M_MONO_ADC_R2_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_dac_l_mix[] = {
+       SOC_DAPM_SINGLE("Stereo ADC Switch", RT5639_AD_DA_MIXER,
+                       RT5639_M_ADCMIX_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("INF1 Switch", RT5639_AD_DA_MIXER,
+                       RT5639_M_IF1_DAC_L_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_dac_r_mix[] = {
+       SOC_DAPM_SINGLE("Stereo ADC Switch", RT5639_AD_DA_MIXER,
+                       RT5639_M_ADCMIX_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("INF1 Switch", RT5639_AD_DA_MIXER,
+                       RT5639_M_IF1_DAC_R_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_sto_dac_l_mix[] = {
+       SOC_DAPM_SINGLE("DAC L1 Switch", RT5639_STO_DAC_MIXER,
+                       RT5639_M_DAC_L1_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC L2 Switch", RT5639_STO_DAC_MIXER,
+                       RT5639_M_DAC_L2_SFT, 1, 1),
+       SOC_DAPM_SINGLE("ANC Switch", RT5639_STO_DAC_MIXER,
+                       RT5639_M_ANC_DAC_L_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_sto_dac_r_mix[] = {
+       SOC_DAPM_SINGLE("DAC R1 Switch", RT5639_STO_DAC_MIXER,
+                       RT5639_M_DAC_R1_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC R2 Switch", RT5639_STO_DAC_MIXER,
+                       RT5639_M_DAC_R2_SFT, 1, 1),
+       SOC_DAPM_SINGLE("ANC Switch", RT5639_STO_DAC_MIXER,
+                       RT5639_M_ANC_DAC_R_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_mono_dac_l_mix[] = {
+       SOC_DAPM_SINGLE("DAC L1 Switch", RT5639_MONO_DAC_MIXER,
+                       RT5639_M_DAC_L1_MONO_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC L2 Switch", RT5639_MONO_DAC_MIXER,
+                       RT5639_M_DAC_L2_MONO_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC R2 Switch", RT5639_MONO_DAC_MIXER,
+                       RT5639_M_DAC_R2_MONO_L_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_mono_dac_r_mix[] = {
+       SOC_DAPM_SINGLE("DAC R1 Switch", RT5639_MONO_DAC_MIXER,
+                       RT5639_M_DAC_R1_MONO_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC R2 Switch", RT5639_MONO_DAC_MIXER,
+                       RT5639_M_DAC_R2_MONO_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC L2 Switch", RT5639_MONO_DAC_MIXER,
+                       RT5639_M_DAC_L2_MONO_R_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_dig_l_mix[] = {
+       SOC_DAPM_SINGLE("DAC L1 Switch", RT5639_DIG_MIXER,
+                       RT5639_M_STO_L_DAC_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC L2 Switch", RT5639_DIG_MIXER,
+                       RT5639_M_DAC_L2_DAC_L_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_dig_r_mix[] = {
+       SOC_DAPM_SINGLE("DAC R1 Switch", RT5639_DIG_MIXER,
+                       RT5639_M_STO_R_DAC_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC R2 Switch", RT5639_DIG_MIXER,
+                       RT5639_M_DAC_R2_DAC_R_SFT, 1, 1),
+};
+
+/* Analog Input Mixer */
+static const struct snd_kcontrol_new rt5639_rec_l_mix[] = {
+       SOC_DAPM_SINGLE("HPOL Switch", RT5639_REC_L2_MIXER,
+                       RT5639_M_HP_L_RM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("INL Switch", RT5639_REC_L2_MIXER,
+                       RT5639_M_IN_L_RM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("BST3 Switch", RT5639_REC_L2_MIXER,
+                       RT5639_M_BST2_RM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("BST2 Switch", RT5639_REC_L2_MIXER,
+                       RT5639_M_BST4_RM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("BST1 Switch", RT5639_REC_L2_MIXER,
+                       RT5639_M_BST1_RM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("OUT MIXL Switch", RT5639_REC_L2_MIXER,
+                       RT5639_M_OM_L_RM_L_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_rec_r_mix[] = {
+       SOC_DAPM_SINGLE("HPOR Switch", RT5639_REC_R2_MIXER,
+                       RT5639_M_HP_R_RM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("INR Switch", RT5639_REC_R2_MIXER,
+                       RT5639_M_IN_R_RM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("BST3 Switch", RT5639_REC_R2_MIXER,
+                       RT5639_M_BST2_RM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("BST2 Switch", RT5639_REC_R2_MIXER,
+                       RT5639_M_BST4_RM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("BST1 Switch", RT5639_REC_R2_MIXER,
+                       RT5639_M_BST1_RM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("OUT MIXR Switch", RT5639_REC_R2_MIXER,
+                       RT5639_M_OM_R_RM_R_SFT, 1, 1),
+};
+
+/* Analog Output Mixer */
+static const struct snd_kcontrol_new rt5639_spk_l_mix[] = {
+       SOC_DAPM_SINGLE("REC MIXL Switch", RT5639_SPK_L_MIXER,
+                       RT5639_M_RM_L_SM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("INL Switch", RT5639_SPK_L_MIXER,
+                       RT5639_M_IN_L_SM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC L1 Switch", RT5639_SPK_L_MIXER,
+                       RT5639_M_DAC_L1_SM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("OUT MIXL Switch", RT5639_SPK_L_MIXER,
+                       RT5639_M_OM_L_SM_L_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_spk_r_mix[] = {
+       SOC_DAPM_SINGLE("REC MIXR Switch", RT5639_SPK_R_MIXER,
+                       RT5639_M_RM_R_SM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("INR Switch", RT5639_SPK_R_MIXER,
+                       RT5639_M_IN_R_SM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC R1 Switch", RT5639_SPK_R_MIXER,
+                       RT5639_M_DAC_R1_SM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("OUT MIXR Switch", RT5639_SPK_R_MIXER,
+                       RT5639_M_OM_R_SM_R_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_out_l_mix[] = {
+       SOC_DAPM_SINGLE("SPK MIXL Switch", RT5639_OUT_L3_MIXER,
+                       RT5639_M_SM_L_OM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("BST3 Switch", RT5639_OUT_L3_MIXER,
+                       RT5639_M_BST2_OM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("BST1 Switch", RT5639_OUT_L3_MIXER,
+                       RT5639_M_BST1_OM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("INL Switch", RT5639_OUT_L3_MIXER,
+                       RT5639_M_IN_L_OM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("REC MIXL Switch", RT5639_OUT_L3_MIXER,
+                       RT5639_M_RM_L_OM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC L1 Switch", RT5639_OUT_L3_MIXER,
+                       RT5639_M_DAC_L1_OM_L_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_out_r_mix[] = {
+       SOC_DAPM_SINGLE("SPK MIXR Switch", RT5639_OUT_R3_MIXER,
+                       RT5639_M_SM_L_OM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("BST3 Switch", RT5639_OUT_R3_MIXER,
+                       RT5639_M_BST2_OM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("BST2 Switch", RT5639_OUT_R3_MIXER,
+                       RT5639_M_BST4_OM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("BST1 Switch", RT5639_OUT_R3_MIXER,
+                       RT5639_M_BST1_OM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("INR Switch", RT5639_OUT_R3_MIXER,
+                       RT5639_M_IN_R_OM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("REC MIXR Switch", RT5639_OUT_R3_MIXER,
+                       RT5639_M_RM_R_OM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC R1 Switch", RT5639_OUT_R3_MIXER,
+                       RT5639_M_DAC_R1_OM_R_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_spo_l_mix[] = {
+       SOC_DAPM_SINGLE("DAC R1 Switch", RT5639_SPO_L_MIXER,
+                       RT5639_M_DAC_R1_SPM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC L1 Switch", RT5639_SPO_L_MIXER,
+                       RT5639_M_DAC_L1_SPM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("SPKVOL R Switch", RT5639_SPO_L_MIXER,
+                       RT5639_M_SV_R_SPM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("SPKVOL L Switch", RT5639_SPO_L_MIXER,
+                       RT5639_M_SV_L_SPM_L_SFT, 1, 1),
+       SOC_DAPM_SINGLE("BST1 Switch", RT5639_SPO_L_MIXER,
+                       RT5639_M_BST1_SPM_L_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_spo_r_mix[] = {
+       SOC_DAPM_SINGLE("DAC R1 Switch", RT5639_SPO_R_MIXER,
+                       RT5639_M_DAC_R1_SPM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("SPKVOL R Switch", RT5639_SPO_R_MIXER,
+                       RT5639_M_SV_R_SPM_R_SFT, 1, 1),
+       SOC_DAPM_SINGLE("BST1 Switch", RT5639_SPO_R_MIXER,
+                       RT5639_M_BST1_SPM_R_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_hpo_mix[] = {
+       SOC_DAPM_SINGLE("DAC1 Switch", RT5639_HPO_MIXER,
+                       RT5639_M_DAC1_HM_SFT, 1, 1),
+       SOC_DAPM_SINGLE("HPVOL Switch", RT5639_HPO_MIXER,
+                       RT5639_M_HPVOL_HM_SFT, 1, 1),
+};
+
+static const struct snd_kcontrol_new rt5639_lout_mix[] = {
+       SOC_DAPM_SINGLE("DAC L1 Switch", RT5639_LOUT_MIXER,
+                       RT5639_M_DAC_L1_LM_SFT, 1, 1),
+       SOC_DAPM_SINGLE("DAC R1 Switch", RT5639_LOUT_MIXER,
+                       RT5639_M_DAC_R1_LM_SFT, 1, 1),
+       SOC_DAPM_SINGLE("OUTVOL L Switch", RT5639_LOUT_MIXER,
+                       RT5639_M_OV_L_LM_SFT, 1, 1),
+       SOC_DAPM_SINGLE("OUTVOL R Switch", RT5639_LOUT_MIXER,
+                       RT5639_M_OV_R_LM_SFT, 1, 1),
+};
+
+
+/* INL/R source */
+static const char *rt5639_inl_src[] = {"IN2P", "MonoP"};
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_inl_enum, RT5639_INL_INR_VOL,
+       RT5639_INL_SEL_SFT, rt5639_inl_src);
+
+static const struct snd_kcontrol_new rt5639_inl_mux =
+       SOC_DAPM_ENUM("INL source", rt5639_inl_enum);
+
+static const char *rt5639_inr_src[] = {"IN2N", "MonoN"};
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_inr_enum, RT5639_INL_INR_VOL,
+       RT5639_INR_SEL_SFT, rt5639_inr_src);
+
+static const struct snd_kcontrol_new rt5639_inr_mux =
+       SOC_DAPM_ENUM("INR source", rt5639_inr_enum);
+
+/* Stereo ADC source */
+static const char *rt5639_stereo_adc1_src[] = {"DIG MIX", "ADC"};
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_stereo_adc1_enum, RT5639_STO_ADC_MIXER,
+       RT5639_ADC_1_SRC_SFT, rt5639_stereo_adc1_src);
+
+static const struct snd_kcontrol_new rt5639_sto_adc_l1_mux =
+       SOC_DAPM_ENUM("Stereo ADC L1 source", rt5639_stereo_adc1_enum);
+
+static const struct snd_kcontrol_new rt5639_sto_adc_r1_mux =
+       SOC_DAPM_ENUM("Stereo ADC R1 source", rt5639_stereo_adc1_enum);
+
+static const char *rt5639_stereo_adc2_src[] = {"DMIC1", "DMIC2", "DIG MIX"};
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_stereo_adc2_enum, RT5639_STO_ADC_MIXER,
+       RT5639_ADC_2_SRC_SFT, rt5639_stereo_adc2_src);
+
+static const struct snd_kcontrol_new rt5639_sto_adc_l2_mux =
+       SOC_DAPM_ENUM("Stereo ADC L2 source", rt5639_stereo_adc2_enum);
+
+static const struct snd_kcontrol_new rt5639_sto_adc_r2_mux =
+       SOC_DAPM_ENUM("Stereo ADC R2 source", rt5639_stereo_adc2_enum);
+
+/* Mono ADC source */
+static const char *rt5639_mono_adc_l1_src[] = {"Mono DAC MIXL", "ADCL"};
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_mono_adc_l1_enum, RT5639_MONO_ADC_MIXER,
+       RT5639_MONO_ADC_L1_SRC_SFT, rt5639_mono_adc_l1_src);
+
+static const struct snd_kcontrol_new rt5639_mono_adc_l1_mux =
+       SOC_DAPM_ENUM("Mono ADC1 left source", rt5639_mono_adc_l1_enum);
+
+static const char *rt5639_mono_adc_l2_src[] =
+       {"DMIC L1", "DMIC L2", "Mono DAC MIXL"};
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_mono_adc_l2_enum, RT5639_MONO_ADC_MIXER,
+       RT5639_MONO_ADC_L2_SRC_SFT, rt5639_mono_adc_l2_src);
+
+static const struct snd_kcontrol_new rt5639_mono_adc_l2_mux =
+       SOC_DAPM_ENUM("Mono ADC2 left source", rt5639_mono_adc_l2_enum);
+
+static const char *rt5639_mono_adc_r1_src[] = {"Mono DAC MIXR", "ADCR"};
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_mono_adc_r1_enum, RT5639_MONO_ADC_MIXER,
+       RT5639_MONO_ADC_R1_SRC_SFT, rt5639_mono_adc_r1_src);
+
+static const struct snd_kcontrol_new rt5639_mono_adc_r1_mux =
+       SOC_DAPM_ENUM("Mono ADC1 right source", rt5639_mono_adc_r1_enum);
+
+static const char *rt5639_mono_adc_r2_src[] =
+       {"DMIC R1", "DMIC R2", "Mono DAC MIXR"};
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_mono_adc_r2_enum, RT5639_MONO_ADC_MIXER,
+       RT5639_MONO_ADC_R2_SRC_SFT, rt5639_mono_adc_r2_src);
+
+static const struct snd_kcontrol_new rt5639_mono_adc_r2_mux =
+       SOC_DAPM_ENUM("Mono ADC2 right source", rt5639_mono_adc_r2_enum);
+
+/* DAC2 channel source */
+static const char *rt5639_dac_l2_src[] = {"IF2", "IF3", "TxDC", "Base L/R"};
+
+static const SOC_ENUM_SINGLE_DECL(rt5639_dac_l2_enum, RT5639_DSP_PATH2,
+                               RT5639_DAC_L2_SEL_SFT, rt5639_dac_l2_src);
+
+static const struct snd_kcontrol_new rt5639_dac_l2_mux =
+       SOC_DAPM_ENUM("DAC2 left channel source", rt5639_dac_l2_enum);
+
+static const char *rt5639_dac_r2_src[] = {"IF2", "IF3", "TxDC"};
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_dac_r2_enum, RT5639_DSP_PATH2,
+       RT5639_DAC_R2_SEL_SFT, rt5639_dac_r2_src);
+
+static const struct snd_kcontrol_new rt5639_dac_r2_mux =
+       SOC_DAPM_ENUM("DAC2 right channel source", rt5639_dac_r2_enum);
+
+/* Interface 2  ADC channel source */
+static const char *rt5639_if2_adc_l_src[] = {"TxDP", "Mono ADC MIXL"};
+
+static const SOC_ENUM_SINGLE_DECL(rt5639_if2_adc_l_enum, RT5639_DSP_PATH2,
+                       RT5639_IF2_ADC_L_SEL_SFT, rt5639_if2_adc_l_src);
+
+static const struct snd_kcontrol_new rt5639_if2_adc_l_mux =
+       SOC_DAPM_ENUM("IF2 ADC left channel source", rt5639_if2_adc_l_enum);
+
+static const char *rt5639_if2_adc_r_src[] = {"TxDP", "Mono ADC MIXR"};
+
+static const SOC_ENUM_SINGLE_DECL(rt5639_if2_adc_r_enum, RT5639_DSP_PATH2,
+                       RT5639_IF2_ADC_R_SEL_SFT, rt5639_if2_adc_r_src);
+
+static const struct snd_kcontrol_new rt5639_if2_adc_r_mux =
+       SOC_DAPM_ENUM("IF2 ADC right channel source", rt5639_if2_adc_r_enum);
+
+/* digital interface and iis interface map */
+static const char *rt5639_dai_iis_map[] = {"1:1|2:2|3:3", "1:1|2:3|3:2",
+       "1:3|2:1|3:2", "1:3|2:2|3:1", "1:2|2:3|3:1",
+       "1:2|2:1|3:3", "1:1|2:1|3:3", "1:2|2:2|3:3"};
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_dai_iis_map_enum, RT5639_I2S1_SDP,
+       RT5639_I2S_IF_SFT, rt5639_dai_iis_map);
+
+static const struct snd_kcontrol_new rt5639_dai_mux =
+       SOC_DAPM_ENUM("DAI select", rt5639_dai_iis_map_enum);
+
+/* SDI select */
+static const char *rt5639_sdi_sel[] = {"IF1", "IF2"};
+
+static const SOC_ENUM_SINGLE_DECL(
+       rt5639_sdi_sel_enum, RT5639_I2S2_SDP,
+       RT5639_I2S2_SDI_SFT, rt5639_sdi_sel);
+
+static const struct snd_kcontrol_new rt5639_sdi_mux =
+       SOC_DAPM_ENUM("SDI select", rt5639_sdi_sel_enum);
+
+static int rt5639_adc_event(struct snd_soc_dapm_widget *w,
+       struct snd_kcontrol *kcontrol, int event)
+{
+       struct snd_soc_codec *codec = w->codec;
+       unsigned int val, mask;
+
+       switch (event) {
+       case SND_SOC_DAPM_POST_PMU:
+               rt5639_index_update_bits(codec,
+                       RT5639_CHOP_DAC_ADC, 0x1000, 0x1000);
+               break;
+
+       case SND_SOC_DAPM_POST_PMD:
+               rt5639_index_update_bits(codec,
+                       RT5639_CHOP_DAC_ADC, 0x1000, 0x0000);
+               break;
+
+       default:
+               return 0;
+       }
+
+       return 0;
+}
+
+static int rt5639_mono_adcl_event(struct snd_soc_dapm_widget *w,
+       struct snd_kcontrol *kcontrol, int event)
+{
+       struct snd_soc_codec *codec = w->codec;
+       unsigned int val, mask;
+
+       switch (event) {
+       case SND_SOC_DAPM_POST_PMU:
+               snd_soc_update_bits(codec, RT5639_GEN_CTRL1,
+                       RT5639_M_MAMIX_L, 0);
+               break;
+       case SND_SOC_DAPM_PRE_PMD:
+               snd_soc_update_bits(codec, RT5639_GEN_CTRL1,
+                       RT5639_M_MAMIX_L,
+                       RT5639_M_MAMIX_L);
+               break;
+
+       default:
+               return 0;
+       }
+
+       return 0;
+}
+
+static int rt5639_mono_adcr_event(struct snd_soc_dapm_widget *w,
+       struct snd_kcontrol *kcontrol, int event)
+{
+       struct snd_soc_codec *codec = w->codec;
+       unsigned int val, mask;
+
+       switch (event) {
+       case SND_SOC_DAPM_POST_PMU:
+               snd_soc_update_bits(codec, RT5639_GEN_CTRL1,
+                       RT5639_M_MAMIX_R, 0);
+               break;
+       case SND_SOC_DAPM_PRE_PMD:
+               snd_soc_update_bits(codec, RT5639_GEN_CTRL1,
+                       RT5639_M_MAMIX_R,
+                       RT5639_M_MAMIX_R);
+               break;
+
+       default:
+               return 0;
+       }
+
+       return 0;
+}
+
+static int rt5639_spk_event(struct snd_soc_dapm_widget *w,
+               struct snd_kcontrol *kcontrol, int event)
+{
+       struct snd_soc_codec *codec = w->codec;
+
+       switch (event) {
+       case SND_SOC_DAPM_POST_PMU:
+#ifdef USE_EQ
+               rt5639_update_eqmode(codec,SPK);
+#endif
+               snd_soc_update_bits(codec, RT5639_PWR_DIG1,
+                       RT5639_PWR_CLS_D, RT5639_PWR_CLS_D);
+               rt5639_index_update_bits(codec,
+                       RT5639_CLSD_INT_REG1, 0xf000, 0xf000);
+               snd_soc_update_bits(codec, RT5639_SPK_VOL,
+                       RT5639_L_MUTE | RT5639_R_MUTE, 0);
+               break;
+
+       case SND_SOC_DAPM_PRE_PMD:
+               snd_soc_update_bits(codec, RT5639_SPK_VOL,
+                       RT5639_L_MUTE | RT5639_R_MUTE,
+                       RT5639_L_MUTE | RT5639_R_MUTE);
+               rt5639_index_update_bits(codec,
+                       RT5639_CLSD_INT_REG1, 0xf000, 0x0000);
+               snd_soc_update_bits(codec, RT5639_PWR_DIG1,
+                       RT5639_PWR_CLS_D, 0);
+               break;
+
+       default:
+               return 0;
+       }
+
+       return 0;
+}
+
+static int rt5639_set_dmic1_event(struct snd_soc_dapm_widget *w,
+       struct snd_kcontrol *kcontrol, int event)
+{
+       struct snd_soc_codec *codec = w->codec;
+       unsigned int val, mask;
+
+       switch (event) {
+       case SND_SOC_DAPM_PRE_PMU:
+               snd_soc_update_bits(codec, RT5639_GPIO_CTRL1,
+                       RT5639_GP2_PIN_MASK | RT5639_GP3_PIN_MASK,
+                       RT5639_GP2_PIN_DMIC1_SCL | RT5639_GP3_PIN_DMIC1_SDA);
+               snd_soc_update_bits(codec, RT5639_DMIC,
+                       RT5639_DMIC_1L_LH_MASK | RT5639_DMIC_1R_LH_MASK |
+                       RT5639_DMIC_1_DP_MASK,
+                       RT5639_DMIC_1L_LH_FALLING | RT5639_DMIC_1R_LH_RISING |
+                       RT5639_DMIC_1_DP_IN1P);
+               snd_soc_update_bits(codec, RT5639_DMIC,
+                       RT5639_DMIC_1_EN_MASK, RT5639_DMIC_1_EN);
+       default:
+               return 0;
+       }
+
+       return 0;
+}
+
+static int rt5639_set_dmic2_event(struct snd_soc_dapm_widget *w,
+       struct snd_kcontrol *kcontrol, int event)
+{
+       struct snd_soc_codec *codec = w->codec;
+       unsigned int val, mask;
+
+       switch (event) {
+       case SND_SOC_DAPM_PRE_PMU:
+               snd_soc_update_bits(codec, RT5639_GPIO_CTRL1,
+                       RT5639_GP2_PIN_MASK | RT5639_GP4_PIN_MASK,
+                       RT5639_GP2_PIN_DMIC1_SCL | RT5639_GP4_PIN_DMIC2_SDA);
+               snd_soc_update_bits(codec, RT5639_DMIC,
+                       RT5639_DMIC_2L_LH_MASK | RT5639_DMIC_2R_LH_MASK |
+                       RT5639_DMIC_2_DP_MASK,
+                       RT5639_DMIC_2L_LH_FALLING | RT5639_DMIC_2R_LH_RISING |
+                       RT5639_DMIC_2_DP_IN1N);
+               snd_soc_update_bits(codec, RT5639_DMIC,
+                       RT5639_DMIC_2_EN_MASK, RT5639_DMIC_2_EN);
+       default:
+               return 0;
+       }
+
+       return 0;
+}
+
+#if USE_ONEBIT_DEPOP
+void hp_amp_power(struct snd_soc_codec *codec, int on)
+{
+       static int hp_amp_power_count;
+//     printk("one bit hp_amp_power on=%d hp_amp_power_count=%d\n",on,hp_amp_power_count);
+
+       if(on) {
+               if(hp_amp_power_count <= 0) {
+                       /* depop parameters */
+                       rt5639_index_update_bits(codec, RT5639_CHPUMP_INT_REG1,0x0700, 0x0200);
+                       snd_soc_update_bits(codec, RT5639_DEPOP_M2,
+                               RT5639_DEPOP_MASK, RT5639_DEPOP_MAN);
+                       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+                               RT5639_HP_CP_MASK | RT5639_HP_SG_MASK | RT5639_HP_CB_MASK,
+                               RT5639_HP_CP_PU | RT5639_HP_SG_DIS | RT5639_HP_CB_PU);
+                       /* headphone amp power on */
+                       snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+                               RT5639_PWR_FV1 | RT5639_PWR_FV2, 0);
+                       msleep(5);
+                       
+                       snd_soc_update_bits(codec, RT5639_PWR_VOL,
+                               RT5639_PWR_HV_L | RT5639_PWR_HV_R,
+                               RT5639_PWR_HV_L | RT5639_PWR_HV_R);
+                       snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+                               RT5639_PWR_HP_L | RT5639_PWR_HP_R | RT5639_PWR_HA,
+                               RT5639_PWR_HP_L | RT5639_PWR_HP_R | RT5639_PWR_HA);
+                       snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+                               RT5639_PWR_FV1 | RT5639_PWR_FV2 ,
+                               RT5639_PWR_FV1 | RT5639_PWR_FV2 );
+                       snd_soc_update_bits(codec, RT5639_DEPOP_M2,
+                               RT5639_DEPOP_MASK | RT5639_DIG_DP_MASK,
+                               RT5639_DEPOP_AUTO | RT5639_DIG_DP_EN);
+                       snd_soc_update_bits(codec, RT5639_CHARGE_PUMP,
+                               RT5639_PM_HP_MASK, RT5639_PM_HP_HV);
+                       snd_soc_update_bits(codec, RT5639_DEPOP_M3,
+                               RT5639_CP_FQ1_MASK | RT5639_CP_FQ2_MASK | RT5639_CP_FQ3_MASK,
+                               (RT5639_CP_FQ_192_KHZ << RT5639_CP_FQ1_SFT) |
+                               (RT5639_CP_FQ_24_KHZ << RT5639_CP_FQ2_SFT) |
+                               (RT5639_CP_FQ_192_KHZ << RT5639_CP_FQ3_SFT));
+                       rt5639_index_write(codec, RT5639_MAMP_INT_REG2, 0x1c00);
+                       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+                               RT5639_HP_CP_MASK | RT5639_HP_SG_MASK,
+                               RT5639_HP_CP_PD | RT5639_HP_SG_EN);
+                       rt5639_index_update_bits(codec, RT5639_CHPUMP_INT_REG1,0x0700, 0x0400);
+               }
+               hp_amp_power_count++;
+       } else {
+               hp_amp_power_count--;
+               if(hp_amp_power_count <= 0) {
+                       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+                               RT5639_HP_CB_MASK, RT5639_HP_CB_PD);
+                       msleep(30);
+                       snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+                               RT5639_PWR_HP_L | RT5639_PWR_HP_R | RT5639_PWR_HA,
+                               0);
+                       snd_soc_write(codec, RT5639_DEPOP_M2, 0x3100);
+               }
+       }
+}
+
+static void rt5639_pmu_depop(struct snd_soc_codec *codec)
+{
+       hp_amp_power(codec, 1);
+       /* headphone unmute sequence */
+       msleep(5);
+       snd_soc_update_bits(codec, RT5639_HP_VOL,
+               RT5639_L_MUTE | RT5639_R_MUTE, 0);
+       msleep(65);
+       //snd_soc_update_bits(codec, RT5639_HP_CALIB_AMP_DET,
+       //      RT5639_HPD_PS_MASK, RT5639_HPD_PS_EN);
+}
+
+static void rt5639_pmd_depop(struct snd_soc_codec *codec)
+{
+       snd_soc_update_bits(codec, RT5639_DEPOP_M3,
+               RT5639_CP_FQ1_MASK | RT5639_CP_FQ2_MASK | RT5639_CP_FQ3_MASK,
+               (RT5639_CP_FQ_96_KHZ << RT5639_CP_FQ1_SFT) |
+               (RT5639_CP_FQ_12_KHZ << RT5639_CP_FQ2_SFT) |
+               (RT5639_CP_FQ_96_KHZ << RT5639_CP_FQ3_SFT));
+       rt5639_index_write(codec, RT5639_MAMP_INT_REG2, 0x7c00);
+       //snd_soc_update_bits(codec, RT5639_HP_CALIB_AMP_DET,
+       //      RT5639_HPD_PS_MASK, RT5639_HPD_PS_DIS);
+       snd_soc_update_bits(codec, RT5639_HP_VOL,
+               RT5639_L_MUTE | RT5639_R_MUTE,
+               RT5639_L_MUTE | RT5639_R_MUTE);
+       msleep(50);
+       hp_amp_power(codec, 0);
+       
+}
+
+#else //seq
+void hp_amp_power(struct snd_soc_codec *codec, int on)
+{
+       static int hp_amp_power_count;
+//     printk("hp_amp_power on=%d hp_amp_power_count=%d\n",on,hp_amp_power_count);
+
+       if(on) {
+               if(hp_amp_power_count <= 0) {
+                       /* depop parameters */
+                       rt5639_index_update_bits(codec, RT5639_CHPUMP_INT_REG1,0x0700, 0x0200);
+                       snd_soc_update_bits(codec, RT5639_DEPOP_M2,
+                               RT5639_DEPOP_MASK, RT5639_DEPOP_MAN);
+                       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+                               RT5639_HP_CP_MASK | RT5639_HP_SG_MASK | RT5639_HP_CB_MASK,
+                               RT5639_HP_CP_PU | RT5639_HP_SG_DIS | RT5639_HP_CB_PU);
+                       /* headphone amp power on */
+                       snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+                               RT5639_PWR_FV1 | RT5639_PWR_FV2 , 0);
+                       snd_soc_update_bits(codec, RT5639_PWR_VOL,
+                               RT5639_PWR_HV_L | RT5639_PWR_HV_R,
+                               RT5639_PWR_HV_L | RT5639_PWR_HV_R);
+                       snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+                               RT5639_PWR_HP_L | RT5639_PWR_HP_R | RT5639_PWR_HA,
+                               RT5639_PWR_HP_L | RT5639_PWR_HP_R | RT5639_PWR_HA);
+                       msleep(5);
+                       snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+                               RT5639_PWR_FV1 | RT5639_PWR_FV2,
+                               RT5639_PWR_FV1 | RT5639_PWR_FV2);
+                               
+                       snd_soc_update_bits(codec, RT5639_CHARGE_PUMP,
+                               RT5639_PM_HP_MASK, RT5639_PM_HP_HV);
+                       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+                               RT5639_HP_CO_MASK | RT5639_HP_SG_MASK,
+                               RT5639_HP_CO_EN | RT5639_HP_SG_EN);
+                       rt5639_index_update_bits(codec, RT5639_CHPUMP_INT_REG1,0x0700, 0x0400);
+               }
+               hp_amp_power_count++;
+       } else {
+               hp_amp_power_count--;
+               if(hp_amp_power_count <= 0) {
+                       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+                               RT5639_HP_SG_MASK | RT5639_HP_L_SMT_MASK |
+                               RT5639_HP_R_SMT_MASK, RT5639_HP_SG_DIS |
+                               RT5639_HP_L_SMT_DIS | RT5639_HP_R_SMT_DIS);
+                       /* headphone amp power down */
+                       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+                               RT5639_SMT_TRIG_MASK | RT5639_HP_CD_PD_MASK |
+                               RT5639_HP_CO_MASK | RT5639_HP_CP_MASK |
+                               RT5639_HP_SG_MASK | RT5639_HP_CB_MASK,
+                               RT5639_SMT_TRIG_DIS | RT5639_HP_CD_PD_EN |
+                               RT5639_HP_CO_DIS | RT5639_HP_CP_PD |
+                               RT5639_HP_SG_EN | RT5639_HP_CB_PD);
+                       snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+                               RT5639_PWR_HP_L | RT5639_PWR_HP_R | RT5639_PWR_HA,
+                               0);
+               }
+       }
+}
+
+static void rt5639_pmu_depop(struct snd_soc_codec *codec)
+{
+       hp_amp_power(codec, 1);
+       /* headphone unmute sequence */
+       snd_soc_update_bits(codec, RT5639_DEPOP_M3,
+               RT5639_CP_FQ1_MASK | RT5639_CP_FQ2_MASK | RT5639_CP_FQ3_MASK,
+               (RT5639_CP_FQ_192_KHZ << RT5639_CP_FQ1_SFT) |
+               (RT5639_CP_FQ_12_KHZ << RT5639_CP_FQ2_SFT) |
+               (RT5639_CP_FQ_192_KHZ << RT5639_CP_FQ3_SFT));
+       rt5639_index_write(codec, RT5639_MAMP_INT_REG2, 0xfc00);
+       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+               RT5639_SMT_TRIG_MASK, RT5639_SMT_TRIG_EN);
+       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+               RT5639_RSTN_MASK, RT5639_RSTN_EN);
+       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+               RT5639_RSTN_MASK | RT5639_HP_L_SMT_MASK | RT5639_HP_R_SMT_MASK,
+               RT5639_RSTN_DIS | RT5639_HP_L_SMT_EN | RT5639_HP_R_SMT_EN);
+       snd_soc_update_bits(codec, RT5639_HP_VOL,
+               RT5639_L_MUTE | RT5639_R_MUTE, 0);
+       msleep(40);
+       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+               RT5639_HP_SG_MASK | RT5639_HP_L_SMT_MASK |
+               RT5639_HP_R_SMT_MASK, RT5639_HP_SG_DIS |
+               RT5639_HP_L_SMT_DIS | RT5639_HP_R_SMT_DIS);
+
+}
+
+static void rt5639_pmd_depop(struct snd_soc_codec *codec)
+{
+       /* headphone mute sequence */
+       snd_soc_update_bits(codec, RT5639_DEPOP_M3,
+               RT5639_CP_FQ1_MASK | RT5639_CP_FQ2_MASK | RT5639_CP_FQ3_MASK,
+               (RT5639_CP_FQ_96_KHZ << RT5639_CP_FQ1_SFT) |
+               (RT5639_CP_FQ_12_KHZ << RT5639_CP_FQ2_SFT) |
+               (RT5639_CP_FQ_96_KHZ << RT5639_CP_FQ3_SFT));
+       rt5639_index_write(codec, RT5639_MAMP_INT_REG2, 0xfc00);
+       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+               RT5639_HP_SG_MASK, RT5639_HP_SG_EN);
+       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+               RT5639_RSTP_MASK, RT5639_RSTP_EN);
+       snd_soc_update_bits(codec, RT5639_DEPOP_M1,
+               RT5639_RSTP_MASK | RT5639_HP_L_SMT_MASK |
+               RT5639_HP_R_SMT_MASK, RT5639_RSTP_DIS |
+               RT5639_HP_L_SMT_EN | RT5639_HP_R_SMT_EN);
+
+       snd_soc_update_bits(codec, RT5639_HP_VOL,
+               RT5639_L_MUTE | RT5639_R_MUTE, RT5639_L_MUTE | RT5639_R_MUTE);
+       msleep(30);
+
+       hp_amp_power(codec, 0);
+}
+#endif
+
+static int rt5639_hp_event(struct snd_soc_dapm_widget *w, 
+       struct snd_kcontrol *kcontrol, int event)
+{
+       struct snd_soc_codec *codec = w->codec;
+
+       switch (event) {
+       case SND_SOC_DAPM_POST_PMU:
+#ifdef USE_EQ
+               rt5639_update_eqmode(codec,HP);
+#endif
+               rt5639_pmu_depop(codec);
+               break;
+
+       case SND_SOC_DAPM_PRE_PMD:
+               rt5639_pmd_depop(codec);
+               break;
+
+       default:
+               return 0;
+       }
+
+       return 0;
+}
+
+static int rt5639_mono_event(struct snd_soc_dapm_widget *w, 
+       struct snd_kcontrol *kcontrol, int event)
+{
+       struct snd_soc_codec *codec = w->codec;
+
+       switch (event) {
+       case SND_SOC_DAPM_POST_PMU:
+               snd_soc_update_bits(codec, RT5639_MONO_OUT,
+                               RT5639_L_MUTE, 0);
+               break;
+
+       case SND_SOC_DAPM_PRE_PMD:
+               snd_soc_update_bits(codec, RT5639_MONO_OUT,
+                       RT5639_L_MUTE, RT5639_L_MUTE);
+               break;
+
+       default:
+               return 0;
+       }
+
+       return 0;
+}
+
+static int rt5639_lout_event(struct snd_soc_dapm_widget *w, 
+       struct snd_kcontrol *kcontrol, int event)
+{
+       struct snd_soc_codec *codec = w->codec;
+
+       switch (event) {
+       case SND_SOC_DAPM_POST_PMU:
+               hp_amp_power(codec,1);
+               snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+                       RT5639_PWR_LM, RT5639_PWR_LM);
+               snd_soc_update_bits(codec, RT5639_OUTPUT,
+                       RT5639_L_MUTE | RT5639_R_MUTE, 0);
+               break;
+
+       case SND_SOC_DAPM_PRE_PMD:
+               snd_soc_update_bits(codec, RT5639_OUTPUT,
+                       RT5639_L_MUTE | RT5639_R_MUTE,
+                       RT5639_L_MUTE | RT5639_R_MUTE);
+               snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+                       RT5639_PWR_LM, 0);
+               hp_amp_power(codec,0);
+               break;
+
+       default:
+               return 0;
+       }
+
+       return 0;
+}
+
+static int rt5639_index_sync_event(struct snd_soc_dapm_widget *w, 
+       struct snd_kcontrol *kcontrol, int event)
+{
+       struct snd_soc_codec *codec = w->codec;
+
+       switch (event) {
+       case SND_SOC_DAPM_PRE_PMU:
+               rt5639_index_write(codec, RT5639_MIXER_INT_REG, snd_soc_read(codec,RT5639_DUMMY_PR3F));
+               
+               break;
+       default:
+               return 0;
+       }
+
+       return 0;
+}
+
+static int rt5639_dac1_event(struct snd_soc_dapm_widget *w, 
+       struct snd_kcontrol *kcontrol, int event)
+{
+       struct snd_soc_codec *codec = w->codec;
+
+       switch (event) {
+       case SND_SOC_DAPM_PRE_PMD:
+#ifdef USE_EQ
+               rt5639_update_eqmode(codec,NORMAL);
+#endif
+               break;
+       default:
+               return 0;
+       }
+
+       return 0;
+}
+
+static const struct snd_soc_dapm_widget rt5639_dapm_widgets[] = {
+       SND_SOC_DAPM_SUPPLY("PLL1", RT5639_PWR_ANLG2,
+                       RT5639_PWR_PLL_BIT, 0, NULL, 0),
+       /* Input Side */
+       /* micbias */
+       SND_SOC_DAPM_SUPPLY("LDO2", RT5639_PWR_ANLG1,
+                       RT5639_PWR_LDO2_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_MICBIAS("micbias1", RT5639_PWR_ANLG2,
+                       RT5639_PWR_MB1_BIT, 0),
+       SND_SOC_DAPM_MICBIAS("micbias2", RT5639_PWR_ANLG2,
+                       RT5639_PWR_MB2_BIT, 0),
+       /* Input Lines */
+       SND_SOC_DAPM_INPUT("DMIC1"),
+       SND_SOC_DAPM_INPUT("DMIC2"),
+
+       SND_SOC_DAPM_INPUT("IN1P"),
+       SND_SOC_DAPM_INPUT("IN1N"),
+       SND_SOC_DAPM_INPUT("IN2P"),
+       SND_SOC_DAPM_INPUT("IN2N"),
+       SND_SOC_DAPM_INPUT("IN3P"),
+       SND_SOC_DAPM_INPUT("IN3N"),
+       SND_SOC_DAPM_PGA_E("DMIC L1", SND_SOC_NOPM, 0, 0, NULL, 0,
+               rt5639_set_dmic1_event, SND_SOC_DAPM_PRE_PMU),
+       SND_SOC_DAPM_PGA_E("DMIC R1", SND_SOC_NOPM, 0, 0, NULL, 0,
+               rt5639_set_dmic1_event, SND_SOC_DAPM_PRE_PMU),
+       SND_SOC_DAPM_PGA_E("DMIC L2", SND_SOC_NOPM, 0, 0, NULL, 0,
+               rt5639_set_dmic2_event, SND_SOC_DAPM_PRE_PMU),
+       SND_SOC_DAPM_PGA_E("DMIC R2", SND_SOC_NOPM, 0, 0, NULL, 0,
+               rt5639_set_dmic2_event, SND_SOC_DAPM_PRE_PMU),
+       SND_SOC_DAPM_SUPPLY("DMIC CLK", SND_SOC_NOPM, 0, 0,
+               set_dmic_clk, SND_SOC_DAPM_PRE_PMU),
+       /* Boost */
+       SND_SOC_DAPM_PGA("BST1", RT5639_PWR_ANLG2,
+               RT5639_PWR_BST1_BIT, 0, NULL, 0),       
+       SND_SOC_DAPM_PGA("BST2", RT5639_PWR_ANLG2,
+               RT5639_PWR_BST4_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("BST3", RT5639_PWR_ANLG2,
+               RT5639_PWR_BST2_BIT, 0, NULL, 0),
+
+       /* Input Volume */
+       SND_SOC_DAPM_PGA("INL VOL", RT5639_PWR_VOL,
+               RT5639_PWR_IN_L_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("INR VOL", RT5639_PWR_VOL,
+               RT5639_PWR_IN_R_BIT, 0, NULL, 0),
+       /* IN Mux */
+       SND_SOC_DAPM_MUX("INL Mux", SND_SOC_NOPM, 0, 0, &rt5639_inl_mux),
+       SND_SOC_DAPM_MUX("INR Mux", SND_SOC_NOPM, 0, 0, &rt5639_inr_mux),
+       /* REC Mixer */
+       SND_SOC_DAPM_MIXER("RECMIXL", RT5639_PWR_MIXER, RT5639_PWR_RM_L_BIT, 0,
+                       rt5639_rec_l_mix, ARRAY_SIZE(rt5639_rec_l_mix)),
+       SND_SOC_DAPM_MIXER("RECMIXR", RT5639_PWR_MIXER, RT5639_PWR_RM_R_BIT, 0,
+                       rt5639_rec_r_mix, ARRAY_SIZE(rt5639_rec_r_mix)),
+       /* ADCs */
+       SND_SOC_DAPM_ADC("ADC L", NULL, SND_SOC_NOPM,
+               0, 0),
+       SND_SOC_DAPM_ADC("ADC R", NULL, SND_SOC_NOPM,
+               0, 0),
+
+       SND_SOC_DAPM_SUPPLY("ADC L power",RT5639_PWR_DIG1,
+                       RT5639_PWR_ADC_L_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_SUPPLY("ADC R power",RT5639_PWR_DIG1,
+                       RT5639_PWR_ADC_R_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_SUPPLY("ADC clock",SND_SOC_NOPM, 0, 0,
+               rt5639_adc_event, SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_POST_PMU),
+       /* ADC Mux */
+       SND_SOC_DAPM_MUX("Stereo ADC L2 Mux", SND_SOC_NOPM, 0, 0,
+                               &rt5639_sto_adc_l2_mux),
+       SND_SOC_DAPM_MUX("Stereo ADC R2 Mux", SND_SOC_NOPM, 0, 0,
+                               &rt5639_sto_adc_r2_mux),
+       SND_SOC_DAPM_MUX("Stereo ADC L1 Mux", SND_SOC_NOPM, 0, 0,
+                               &rt5639_sto_adc_l1_mux),
+       SND_SOC_DAPM_MUX("Stereo ADC R1 Mux", SND_SOC_NOPM, 0, 0,
+                               &rt5639_sto_adc_r1_mux),
+       SND_SOC_DAPM_MUX("Mono ADC L2 Mux", SND_SOC_NOPM, 0, 0,
+                               &rt5639_mono_adc_l2_mux),
+       SND_SOC_DAPM_MUX("Mono ADC L1 Mux", SND_SOC_NOPM, 0, 0,
+                               &rt5639_mono_adc_l1_mux),
+       SND_SOC_DAPM_MUX("Mono ADC R1 Mux", SND_SOC_NOPM, 0, 0,
+                               &rt5639_mono_adc_r1_mux),
+       SND_SOC_DAPM_MUX("Mono ADC R2 Mux", SND_SOC_NOPM, 0, 0,
+                               &rt5639_mono_adc_r2_mux),
+       /* ADC Mixer */
+       SND_SOC_DAPM_SUPPLY("stereo filter", RT5639_PWR_DIG2,
+               RT5639_PWR_ADC_SF_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_MIXER("Stereo ADC MIXL", SND_SOC_NOPM, 0, 0,
+               rt5639_sto_adc_l_mix, ARRAY_SIZE(rt5639_sto_adc_l_mix)),
+       SND_SOC_DAPM_MIXER("Stereo ADC MIXR", SND_SOC_NOPM, 0, 0,
+               rt5639_sto_adc_r_mix, ARRAY_SIZE(rt5639_sto_adc_r_mix)),
+       SND_SOC_DAPM_SUPPLY("mono left filter", RT5639_PWR_DIG2,
+               RT5639_PWR_ADC_MF_L_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_MIXER_E("Mono ADC MIXL", SND_SOC_NOPM, 0, 0,
+               rt5639_mono_adc_l_mix, ARRAY_SIZE(rt5639_mono_adc_l_mix),
+               rt5639_mono_adcl_event, SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
+       SND_SOC_DAPM_SUPPLY("mono right filter", RT5639_PWR_DIG2,
+               RT5639_PWR_ADC_MF_R_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_MIXER_E("Mono ADC MIXR", SND_SOC_NOPM, 0, 0,
+               rt5639_mono_adc_r_mix, ARRAY_SIZE(rt5639_mono_adc_r_mix),
+               rt5639_mono_adcr_event, SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
+
+       /* IF2 Mux */
+       SND_SOC_DAPM_MUX("IF2 ADC L Mux", SND_SOC_NOPM, 0, 0,
+                               &rt5639_if2_adc_l_mux),
+       SND_SOC_DAPM_MUX("IF2 ADC R Mux", SND_SOC_NOPM, 0, 0,
+                               &rt5639_if2_adc_r_mux),
+
+       /* Digital Interface */
+       SND_SOC_DAPM_SUPPLY("I2S1", RT5639_PWR_DIG1,
+               RT5639_PWR_I2S1_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF1 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF1 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF1 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF1 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF1 ADC L", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF1 ADC R", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_SUPPLY("I2S2", RT5639_PWR_DIG1,
+               RT5639_PWR_I2S2_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF2 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF2 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF2 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF2 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF2 ADC L", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF2 ADC R", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_SUPPLY("I2S3", RT5639_PWR_DIG1,
+               RT5639_PWR_I2S3_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF3 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF3 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF3 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF3 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF3 ADC L", SND_SOC_NOPM, 0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("IF3 ADC R", SND_SOC_NOPM, 0, 0, NULL, 0),
+
+       /* Digital Interface Select */
+       SND_SOC_DAPM_MUX("DAI1 RX Mux", SND_SOC_NOPM, 0, 0, &rt5639_dai_mux),
+       SND_SOC_DAPM_MUX("DAI1 TX Mux", SND_SOC_NOPM, 0, 0, &rt5639_dai_mux),
+       SND_SOC_DAPM_MUX("DAI1 IF1 Mux", SND_SOC_NOPM, 0, 0, &rt5639_dai_mux),
+       SND_SOC_DAPM_MUX("DAI1 IF2 Mux", SND_SOC_NOPM, 0, 0, &rt5639_dai_mux),
+       SND_SOC_DAPM_MUX("SDI1 TX Mux", SND_SOC_NOPM, 0, 0, &rt5639_sdi_mux),
+
+       SND_SOC_DAPM_MUX("DAI2 RX Mux", SND_SOC_NOPM, 0, 0, &rt5639_dai_mux),
+       SND_SOC_DAPM_MUX("DAI2 TX Mux", SND_SOC_NOPM, 0, 0, &rt5639_dai_mux),
+       SND_SOC_DAPM_MUX("DAI2 IF1 Mux", SND_SOC_NOPM, 0, 0, &rt5639_dai_mux),
+       SND_SOC_DAPM_MUX("DAI2 IF2 Mux", SND_SOC_NOPM, 0, 0, &rt5639_dai_mux),
+       SND_SOC_DAPM_MUX("SDI2 TX Mux", SND_SOC_NOPM, 0, 0, &rt5639_sdi_mux),
+
+       SND_SOC_DAPM_MUX("DAI3 RX Mux", SND_SOC_NOPM, 0, 0, &rt5639_dai_mux),
+       SND_SOC_DAPM_MUX("DAI3 TX Mux", SND_SOC_NOPM, 0, 0, &rt5639_dai_mux),
+
+       /* Audio Interface */
+       SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
+       SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
+       SND_SOC_DAPM_AIF_IN("AIF2RX", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
+       SND_SOC_DAPM_AIF_OUT("AIF2TX", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
+       SND_SOC_DAPM_AIF_IN("AIF3RX", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
+       SND_SOC_DAPM_AIF_OUT("AIF3TX", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
+
+       /* Audio DSP */
+       SND_SOC_DAPM_PGA("Audio DSP", SND_SOC_NOPM, 0, 0, NULL, 0),
+
+       /* ANC */
+       SND_SOC_DAPM_PGA("ANC", SND_SOC_NOPM, 0, 0, NULL, 0),
+
+       /* Output Side */
+       /* DAC mixer before sound effect  */
+       SND_SOC_DAPM_MIXER("DAC MIXL", SND_SOC_NOPM, 0, 0,
+               rt5639_dac_l_mix, ARRAY_SIZE(rt5639_dac_l_mix)),
+       SND_SOC_DAPM_MIXER("DAC MIXR", SND_SOC_NOPM, 0, 0,
+               rt5639_dac_r_mix, ARRAY_SIZE(rt5639_dac_r_mix)),
+
+       /* DAC2 channel Mux */
+       SND_SOC_DAPM_MUX("DAC L2 Mux", SND_SOC_NOPM, 0, 0,
+                               &rt5639_dac_l2_mux),
+       SND_SOC_DAPM_MUX("DAC R2 Mux", SND_SOC_NOPM, 0, 0,
+                               &rt5639_dac_r2_mux),
+       SND_SOC_DAPM_PGA("DAC L2 Volume", RT5639_PWR_DIG1,
+                       RT5639_PWR_DAC_L2_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("DAC R2 Volume", RT5639_PWR_DIG1,
+                       RT5639_PWR_DAC_R2_BIT, 0, NULL, 0),
+
+       /* DAC Mixer */
+       SND_SOC_DAPM_MIXER("Stereo DAC MIXL", SND_SOC_NOPM, 0, 0,
+               rt5639_sto_dac_l_mix, ARRAY_SIZE(rt5639_sto_dac_l_mix)),
+       SND_SOC_DAPM_MIXER("Stereo DAC MIXR", SND_SOC_NOPM, 0, 0,
+               rt5639_sto_dac_r_mix, ARRAY_SIZE(rt5639_sto_dac_r_mix)),
+       SND_SOC_DAPM_MIXER("Mono DAC MIXL", SND_SOC_NOPM, 0, 0,
+               rt5639_mono_dac_l_mix, ARRAY_SIZE(rt5639_mono_dac_l_mix)),
+       SND_SOC_DAPM_MIXER("Mono DAC MIXR", SND_SOC_NOPM, 0, 0,
+               rt5639_mono_dac_r_mix, ARRAY_SIZE(rt5639_mono_dac_r_mix)),
+       SND_SOC_DAPM_MIXER("DIG MIXL", SND_SOC_NOPM, 0, 0,
+               rt5639_dig_l_mix, ARRAY_SIZE(rt5639_dig_l_mix)),
+       SND_SOC_DAPM_MIXER("DIG MIXR", SND_SOC_NOPM, 0, 0,
+               rt5639_dig_r_mix, ARRAY_SIZE(rt5639_dig_r_mix)),
+       SND_SOC_DAPM_MUX_E("Mono dacr Mux", SND_SOC_NOPM, 0, 0,
+               &rt5639_dacr2_mux, rt5639_index_sync_event, SND_SOC_DAPM_PRE_PMU),
+
+       /* DACs */
+       SND_SOC_DAPM_DAC_E("DAC L1", NULL, RT5639_PWR_DIG1,
+                       RT5639_PWR_DAC_L1_BIT, 0, rt5639_dac1_event,
+                       SND_SOC_DAPM_PRE_PMD),
+       SND_SOC_DAPM_DAC_E("DAC R1", NULL, RT5639_PWR_DIG1,
+                       RT5639_PWR_DAC_R1_BIT, 0, rt5639_dac1_event,
+                       SND_SOC_DAPM_PRE_PMD),
+
+       /* SPK/OUT Mixer */
+       SND_SOC_DAPM_MIXER("SPK MIXL", RT5639_PWR_MIXER, RT5639_PWR_SM_L_BIT,
+               0, rt5639_spk_l_mix, ARRAY_SIZE(rt5639_spk_l_mix)),
+       SND_SOC_DAPM_MIXER("SPK MIXR", RT5639_PWR_MIXER, RT5639_PWR_SM_R_BIT,
+               0, rt5639_spk_r_mix, ARRAY_SIZE(rt5639_spk_r_mix)),
+       SND_SOC_DAPM_MIXER("OUT MIXL", RT5639_PWR_MIXER, RT5639_PWR_OM_L_BIT,
+               0, rt5639_out_l_mix, ARRAY_SIZE(rt5639_out_l_mix)),
+       SND_SOC_DAPM_MIXER("OUT MIXR", RT5639_PWR_MIXER, RT5639_PWR_OM_R_BIT,
+               0, rt5639_out_r_mix, ARRAY_SIZE(rt5639_out_r_mix)),
+       /* Ouput Volume */
+       SND_SOC_DAPM_PGA("SPKVOL L", RT5639_PWR_VOL,
+               RT5639_PWR_SV_L_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("SPKVOL R", RT5639_PWR_VOL,
+               RT5639_PWR_SV_R_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("OUTVOL L", RT5639_PWR_VOL,
+               RT5639_PWR_OV_L_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("OUTVOL R", RT5639_PWR_VOL,
+               RT5639_PWR_OV_R_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("HPOVOL L", RT5639_PWR_VOL,
+               RT5639_PWR_HV_L_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("HPOVOL R", RT5639_PWR_VOL,
+               RT5639_PWR_HV_R_BIT, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("DAC 1", SND_SOC_NOPM,
+               0, 0, NULL, 0),
+       SND_SOC_DAPM_PGA("HPOVOL", SND_SOC_NOPM, 
+               0, 0, NULL, 0),
+       /* SPO/HPO/LOUT/Mono Mixer */
+       SND_SOC_DAPM_MIXER("SPOL MIX", SND_SOC_NOPM, 0,
+               0, rt5639_spo_l_mix, ARRAY_SIZE(rt5639_spo_l_mix)),
+       SND_SOC_DAPM_MIXER("SPOR MIX", SND_SOC_NOPM, 0,
+               0, rt5639_spo_r_mix, ARRAY_SIZE(rt5639_spo_r_mix)),
+       SND_SOC_DAPM_MIXER("HPO MIX", SND_SOC_NOPM, 0, 0,
+               rt5639_hpo_mix, ARRAY_SIZE(rt5639_hpo_mix)),
+       SND_SOC_DAPM_MIXER("LOUT MIX", SND_SOC_NOPM, 0, 0,
+               rt5639_lout_mix, ARRAY_SIZE(rt5639_lout_mix)),
+
+       SND_SOC_DAPM_PGA_S("HP amp", 1, SND_SOC_NOPM, 0, 0,
+               rt5639_hp_event, SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
+       SND_SOC_DAPM_PGA_S("SPK amp", 1, SND_SOC_NOPM, 0, 0,
+               rt5639_spk_event, SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
+       SND_SOC_DAPM_PGA_S("LOUT amp", 1, SND_SOC_NOPM, 0, 0,
+               rt5639_lout_event, SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
+
+       /* Output Lines */
+       SND_SOC_DAPM_OUTPUT("SPOLP"),
+       SND_SOC_DAPM_OUTPUT("SPOLN"),
+       SND_SOC_DAPM_OUTPUT("SPORP"),
+       SND_SOC_DAPM_OUTPUT("SPORN"),
+       SND_SOC_DAPM_OUTPUT("HPOL"),
+       SND_SOC_DAPM_OUTPUT("HPOR"),
+       SND_SOC_DAPM_OUTPUT("LOUTL"),
+       SND_SOC_DAPM_OUTPUT("LOUTR"),
+};
+
+static const struct snd_soc_dapm_route rt5639_dapm_routes[] = {
+       {"IN1P", NULL, "LDO2"},
+       {"IN2P", NULL, "LDO2"},
+       {"IN3P", NULL, "LDO2"}, 
+
+       {"DMIC L1", NULL, "DMIC1"},
+       {"DMIC R1", NULL, "DMIC1"},
+       {"DMIC L2", NULL, "DMIC2"},
+       {"DMIC R2", NULL, "DMIC2"},
+
+       {"BST1", NULL, "IN1P"},
+       {"BST1", NULL, "IN1N"},
+       {"BST2", NULL, "IN2P"},
+       {"BST2", NULL, "IN2N"},
+       {"BST3", NULL, "IN3P"},
+       {"BST3", NULL, "IN3N"},
+
+       {"INL VOL", NULL, "IN2P"},
+       {"INR VOL", NULL, "IN2N"},
+       
+       {"RECMIXL", "HPOL Switch", "HPOL"},
+       {"RECMIXL", "INL Switch", "INL VOL"},
+       {"RECMIXL", "BST3 Switch", "BST3"},
+       {"RECMIXL", "BST2 Switch", "BST2"},
+       {"RECMIXL", "BST1 Switch", "BST1"},
+       {"RECMIXL", "OUT MIXL Switch", "OUT MIXL"},
+
+       {"RECMIXR", "HPOR Switch", "HPOR"},
+       {"RECMIXR", "INR Switch", "INR VOL"},
+       {"RECMIXR", "BST3 Switch", "BST3"},
+       {"RECMIXR", "BST2 Switch", "BST2"},
+       {"RECMIXR", "BST1 Switch", "BST1"},
+       {"RECMIXR", "OUT MIXR Switch", "OUT MIXR"},
+
+       {"ADC L", NULL, "RECMIXL"},
+       {"ADC L", NULL, "ADC L power"},
+       {"ADC L", NULL, "ADC clock"},
+       {"ADC R", NULL, "RECMIXR"},
+       {"ADC R", NULL, "ADC R power"},
+       {"ADC R", NULL, "ADC clock"},
+
+       {"DMIC L1", NULL, "DMIC CLK"},
+       {"DMIC R1", NULL, "DMIC CLK"},
+       {"DMIC L2", NULL, "DMIC CLK"},
+       {"DMIC R2", NULL, "DMIC CLK"},
+
+       {"Stereo ADC L2 Mux", "DMIC1", "DMIC L1"},
+       {"Stereo ADC L2 Mux", "DMIC2", "DMIC L2"},
+       {"Stereo ADC L2 Mux", "DIG MIX", "DIG MIXL"},
+       {"Stereo ADC L1 Mux", "ADC", "ADC L"},
+       {"Stereo ADC L1 Mux", "DIG MIX", "DIG MIXL"},
+
+       {"Stereo ADC R1 Mux", "ADC", "ADC R"},
+       {"Stereo ADC R1 Mux", "DIG MIX", "DIG MIXR"},
+       {"Stereo ADC R2 Mux", "DMIC1", "DMIC R1"},
+       {"Stereo ADC R2 Mux", "DMIC2", "DMIC R2"},
+       {"Stereo ADC R2 Mux", "DIG MIX", "DIG MIXR"},
+
+       {"Mono ADC L2 Mux", "DMIC L1", "DMIC L1"},
+       {"Mono ADC L2 Mux", "DMIC L2", "DMIC L2"},
+       {"Mono ADC L2 Mux", "Mono DAC MIXL", "Mono DAC MIXL"},
+       {"Mono ADC L1 Mux", "Mono DAC MIXL", "Mono DAC MIXL"},
+       {"Mono ADC L1 Mux", "ADCL", "ADC L"},
+
+       {"Mono ADC R1 Mux", "Mono DAC MIXR", "Mono DAC MIXR"},
+       {"Mono ADC R1 Mux", "ADCR", "ADC R"},
+       {"Mono ADC R2 Mux", "DMIC R1", "DMIC R1"},
+       {"Mono ADC R2 Mux", "DMIC R2", "DMIC R2"},
+       {"Mono ADC R2 Mux", "Mono DAC MIXR", "Mono DAC MIXR"},
+
+       {"Stereo ADC MIXL", "ADC1 Switch", "Stereo ADC L1 Mux"},
+       {"Stereo ADC MIXL", "ADC2 Switch", "Stereo ADC L2 Mux"},
+       {"Stereo ADC MIXL", NULL, "stereo filter"},
+       {"stereo filter", NULL, "PLL1", check_sysclk1_source},
+
+       {"Stereo ADC MIXR", "ADC1 Switch", "Stereo ADC R1 Mux"},
+       {"Stereo ADC MIXR", "ADC2 Switch", "Stereo ADC R2 Mux"},
+       {"Stereo ADC MIXR", NULL, "stereo filter"},
+       {"stereo filter", NULL, "PLL1", check_sysclk1_source},
+
+       {"Mono ADC MIXL", "ADC1 Switch", "Mono ADC L1 Mux"},
+       {"Mono ADC MIXL", "ADC2 Switch", "Mono ADC L2 Mux"},
+       {"Mono ADC MIXL", NULL, "mono left filter"},
+       {"mono left filter", NULL, "PLL1", check_sysclk1_source},
+
+       {"Mono ADC MIXR", "ADC1 Switch", "Mono ADC R1 Mux"},
+       {"Mono ADC MIXR", "ADC2 Switch", "Mono ADC R2 Mux"},
+       {"Mono ADC MIXR", NULL, "mono right filter"},
+       {"mono right filter", NULL, "PLL1", check_sysclk1_source},
+
+       {"IF2 ADC L Mux", "Mono ADC MIXL", "Mono ADC MIXL"},
+       {"IF2 ADC R Mux", "Mono ADC MIXR", "Mono ADC MIXR"},
+
+       {"IF2 ADC L", NULL, "IF2 ADC L Mux"},
+       {"IF2 ADC R", NULL, "IF2 ADC R Mux"},
+       {"IF3 ADC L", NULL, "Mono ADC MIXL"},
+       {"IF3 ADC R", NULL, "Mono ADC MIXR"},
+       {"IF1 ADC L", NULL, "Stereo ADC MIXL"},
+       {"IF1 ADC R", NULL, "Stereo ADC MIXR"},
+
+       {"IF1 ADC", NULL, "I2S1"},
+       {"IF1 ADC", NULL, "IF1 ADC L"},
+       {"IF1 ADC", NULL, "IF1 ADC R"},
+       {"IF2 ADC", NULL, "I2S2"},
+       {"IF2 ADC", NULL, "IF2 ADC L"},
+       {"IF2 ADC", NULL, "IF2 ADC R"},
+       {"IF3 ADC", NULL, "I2S3"},
+       {"IF3 ADC", NULL, "IF3 ADC L"},
+       {"IF3 ADC", NULL, "IF3 ADC R"},
+
+       {"DAI1 TX Mux", "1:1|2:2|3:3", "IF1 ADC"},
+       {"DAI1 TX Mux", "1:1|2:3|3:2", "IF1 ADC"},
+       {"DAI1 TX Mux", "1:3|2:1|3:2", "IF2 ADC"},
+       {"DAI1 TX Mux", "1:2|2:1|3:3", "IF2 ADC"},
+       {"DAI1 TX Mux", "1:3|2:2|3:1", "IF3 ADC"},
+       {"DAI1 TX Mux", "1:2|2:3|3:1", "IF3 ADC"},
+       {"DAI1 IF1 Mux", "1:1|2:1|3:3", "IF1 ADC"},
+       {"DAI1 IF2 Mux", "1:1|2:1|3:3", "IF2 ADC"},
+       {"SDI1 TX Mux", "IF1", "DAI1 IF1 Mux"},
+       {"SDI1 TX Mux", "IF2", "DAI1 IF2 Mux"},
+
+       {"DAI2 TX Mux", "1:2|2:3|3:1", "IF1 ADC"},
+       {"DAI2 TX Mux", "1:2|2:1|3:3", "IF1 ADC"},
+       {"DAI2 TX Mux", "1:1|2:2|3:3", "IF2 ADC"},
+       {"DAI2 TX Mux", "1:3|2:2|3:1", "IF2 ADC"},
+       {"DAI2 TX Mux", "1:1|2:3|3:2", "IF3 ADC"},
+       {"DAI2 TX Mux", "1:3|2:1|3:2", "IF3 ADC"},
+       {"DAI2 IF1 Mux", "1:2|2:2|3:3", "IF1 ADC"},
+       {"DAI2 IF2 Mux", "1:2|2:2|3:3", "IF2 ADC"},
+       {"SDI2 TX Mux", "IF1", "DAI2 IF1 Mux"},
+       {"SDI2 TX Mux", "IF2", "DAI2 IF2 Mux"},
+
+       {"DAI3 TX Mux", "1:3|2:1|3:2", "IF1 ADC"},
+       {"DAI3 TX Mux", "1:3|2:2|3:1", "IF1 ADC"},
+       {"DAI3 TX Mux", "1:1|2:3|3:2", "IF2 ADC"},
+       {"DAI3 TX Mux", "1:2|2:3|3:1", "IF2 ADC"},
+       {"DAI3 TX Mux", "1:1|2:2|3:3", "IF3 ADC"},
+       {"DAI3 TX Mux", "1:2|2:1|3:3", "IF3 ADC"},
+       {"DAI3 TX Mux", "1:1|2:1|3:3", "IF3 ADC"},
+       {"DAI3 TX Mux", "1:2|2:2|3:3", "IF3 ADC"},
+
+       {"AIF1TX", NULL, "DAI1 TX Mux"},
+       {"AIF1TX", NULL, "SDI1 TX Mux"},
+       {"AIF2TX", NULL, "DAI2 TX Mux"},
+       {"AIF2TX", NULL, "SDI2 TX Mux"},
+       {"AIF3TX", NULL, "DAI3 TX Mux"},
+
+       {"DAI1 RX Mux", "1:1|2:2|3:3", "AIF1RX"},
+       {"DAI1 RX Mux", "1:1|2:3|3:2", "AIF1RX"},
+       {"DAI1 RX Mux", "1:1|2:1|3:3", "AIF1RX"},
+       {"DAI1 RX Mux", "1:2|2:3|3:1", "AIF2RX"},
+       {"DAI1 RX Mux", "1:2|2:1|3:3", "AIF2RX"},
+       {"DAI1 RX Mux", "1:2|2:2|3:3", "AIF2RX"},
+       {"DAI1 RX Mux", "1:3|2:1|3:2", "AIF3RX"},
+       {"DAI1 RX Mux", "1:3|2:2|3:1", "AIF3RX"},
+
+       {"DAI2 RX Mux", "1:3|2:1|3:2", "AIF1RX"},
+       {"DAI2 RX Mux", "1:2|2:1|3:3", "AIF1RX"},
+       {"DAI2 RX Mux", "1:1|2:1|3:3", "AIF1RX"},
+       {"DAI2 RX Mux", "1:1|2:2|3:3", "AIF2RX"},
+       {"DAI2 RX Mux", "1:3|2:2|3:1", "AIF2RX"},
+       {"DAI2 RX Mux", "1:2|2:2|3:3", "AIF2RX"},
+       {"DAI2 RX Mux", "1:1|2:3|3:2", "AIF3RX"},
+       {"DAI2 RX Mux", "1:2|2:3|3:1", "AIF3RX"},
+
+       {"DAI3 RX Mux", "1:3|2:2|3:1", "AIF1RX"},
+       {"DAI3 RX Mux", "1:2|2:3|3:1", "AIF1RX"},
+       {"DAI3 RX Mux", "1:1|2:3|3:2", "AIF2RX"},
+       {"DAI3 RX Mux", "1:3|2:1|3:2", "AIF2RX"},
+       {"DAI3 RX Mux", "1:1|2:2|3:3", "AIF3RX"},
+       {"DAI3 RX Mux", "1:2|2:1|3:3", "AIF3RX"},
+       {"DAI3 RX Mux", "1:1|2:1|3:3", "AIF3RX"},
+       {"DAI3 RX Mux", "1:2|2:2|3:3", "AIF3RX"},
+
+       {"IF1 DAC", NULL, "I2S1"},
+       {"IF1 DAC", NULL, "DAI1 RX Mux"},
+       {"IF2 DAC", NULL, "I2S2"},
+       {"IF2 DAC", NULL, "DAI2 RX Mux"},
+       {"IF3 DAC", NULL, "I2S3"},
+       {"IF3 DAC", NULL, "DAI3 RX Mux"},
+
+       {"IF1 DAC L", NULL, "IF1 DAC"},
+       {"IF1 DAC R", NULL, "IF1 DAC"},
+       {"IF2 DAC L", NULL, "IF2 DAC"},
+       {"IF2 DAC R", NULL, "IF2 DAC"},
+       {"IF3 DAC L", NULL, "IF3 DAC"},
+       {"IF3 DAC R", NULL, "IF3 DAC"},
+
+       {"DAC MIXL", "Stereo ADC Switch", "Stereo ADC MIXL"},
+       {"DAC MIXL", "INF1 Switch", "IF1 DAC L"},
+       {"DAC MIXR", "Stereo ADC Switch", "Stereo ADC MIXR"},
+       {"DAC MIXR", "INF1 Switch", "IF1 DAC R"},
+
+       {"ANC", NULL, "Stereo ADC MIXL"},
+       {"ANC", NULL, "Stereo ADC MIXR"},
+
+       {"Audio DSP", NULL, "DAC MIXL"},
+       {"Audio DSP", NULL, "DAC MIXR"},
+
+       {"DAC L2 Mux", "IF2", "IF2 DAC L"},
+       {"DAC L2 Mux", "IF3", "IF3 DAC L"},
+       {"DAC L2 Mux", "Base L/R", "Audio DSP"},
+       {"DAC L2 Volume", NULL, "DAC L2 Mux"},
+
+       {"DAC R2 Mux", "IF2", "IF2 DAC R"},
+       {"DAC R2 Mux", "IF3", "IF3 DAC R"},
+       {"DAC R2 Volume", NULL, "Mono dacr Mux"},
+       {"Mono dacr Mux", "TxDC_R", "DAC R2 Mux"},
+       {"Mono dacr Mux", "TxDP_R", "IF2 ADC R Mux"},
+
+       {"Stereo DAC MIXL", "DAC L1 Switch", "DAC MIXL"},
+       {"Stereo DAC MIXL", "DAC L2 Switch", "DAC L2 Volume"},
+       {"Stereo DAC MIXL", "ANC Switch", "ANC"},
+       {"Stereo DAC MIXR", "DAC R1 Switch", "DAC MIXR"},
+       {"Stereo DAC MIXR", "DAC R2 Switch", "DAC R2 Volume"},
+       {"Stereo DAC MIXR", "ANC Switch", "ANC"},
+
+       {"Mono DAC MIXL", "DAC L1 Switch", "DAC MIXL"},
+       {"Mono DAC MIXL", "DAC L2 Switch", "DAC L2 Volume"},
+       {"Mono DAC MIXL", "DAC R2 Switch", "DAC R2 Volume"},
+       {"Mono DAC MIXR", "DAC R1 Switch", "DAC MIXR"},
+       {"Mono DAC MIXR", "DAC R2 Switch", "DAC R2 Volume"},
+       {"Mono DAC MIXR", "DAC L2 Switch", "DAC L2 Volume"},
+
+       {"DIG MIXL", "DAC L1 Switch", "DAC MIXL"},
+       {"DIG MIXL", "DAC L2 Switch", "DAC L2 Volume"},
+       {"DIG MIXR", "DAC R1 Switch", "DAC MIXR"},
+       {"DIG MIXR", "DAC R2 Switch", "DAC R2 Volume"},
+
+       {"DAC L1", NULL, "Stereo DAC MIXL"},
+       {"DAC L1", NULL, "PLL1", check_sysclk1_source},
+       {"DAC R1", NULL, "Stereo DAC MIXR"},
+       {"DAC R1", NULL, "PLL1", check_sysclk1_source},
+
+       {"SPK MIXL", "REC MIXL Switch", "RECMIXL"},
+       {"SPK MIXL", "INL Switch", "INL VOL"},
+       {"SPK MIXL", "DAC L1 Switch", "DAC L1"},
+       {"SPK MIXL", "OUT MIXL Switch", "OUT MIXL"},
+       {"SPK MIXR", "REC MIXR Switch", "RECMIXR"},
+       {"SPK MIXR", "INR Switch", "INR VOL"},
+       {"SPK MIXR", "DAC R1 Switch", "DAC R1"},
+       {"SPK MIXR", "OUT MIXR Switch", "OUT MIXR"},
+
+       {"OUT MIXL", "BST3 Switch", "BST3"},
+       {"OUT MIXL", "BST1 Switch", "BST1"},
+       {"OUT MIXL", "INL Switch", "INL VOL"},
+       {"OUT MIXL", "REC MIXL Switch", "RECMIXL"},
+       {"OUT MIXL", "DAC L1 Switch", "DAC L1"},
+
+       {"OUT MIXR", "BST3 Switch", "BST3"},
+       {"OUT MIXR", "BST2 Switch", "BST2"},
+       {"OUT MIXR", "BST1 Switch", "BST1"},
+       {"OUT MIXR", "INR Switch", "INR VOL"},
+       {"OUT MIXR", "REC MIXR Switch", "RECMIXR"},
+       {"OUT MIXR", "DAC R1 Switch", "DAC R1"},
+
+       {"SPKVOL L", NULL, "SPK MIXL"},
+       {"SPKVOL R", NULL, "SPK MIXR"},
+       {"HPOVOL L", NULL, "OUT MIXL"},
+       {"HPOVOL R", NULL, "OUT MIXR"},
+       {"OUTVOL L", NULL, "OUT MIXL"},
+       {"OUTVOL R", NULL, "OUT MIXR"},
+
+       {"SPOL MIX", "DAC R1 Switch", "DAC R1"},
+       {"SPOL MIX", "DAC L1 Switch", "DAC L1"},
+       {"SPOL MIX", "SPKVOL R Switch", "SPKVOL R"},
+       {"SPOL MIX", "SPKVOL L Switch", "SPKVOL L"},
+       {"SPOL MIX", "BST1 Switch", "BST1"},
+       {"SPOR MIX", "DAC R1 Switch", "DAC R1"},
+       {"SPOR MIX", "SPKVOL R Switch", "SPKVOL R"},
+       {"SPOR MIX", "BST1 Switch", "BST1"},
+
+       {"DAC 1", NULL, "DAC L1"},
+       {"DAC 1", NULL, "DAC R1"},
+       {"HPOVOL", NULL, "HPOVOL L"},
+       {"HPOVOL", NULL, "HPOVOL R"},
+       {"HPO MIX", "DAC1 Switch", "DAC 1"},
+       {"HPO MIX", "HPVOL Switch", "HPOVOL"},
+
+       {"LOUT MIX", "DAC L1 Switch", "DAC L1"},
+       {"LOUT MIX", "DAC R1 Switch", "DAC R1"},
+       {"LOUT MIX", "OUTVOL L Switch", "OUTVOL L"},
+       {"LOUT MIX", "OUTVOL R Switch", "OUTVOL R"},
+
+       {"SPK amp", NULL, "SPOL MIX"},
+       {"SPK amp", NULL, "SPOR MIX"},
+       {"SPOLP", NULL, "SPK amp"},
+       {"SPOLN", NULL, "SPK amp"},
+       {"SPORP", NULL, "SPK amp"},
+       {"SPORN", NULL, "SPK amp"},
+       
+       {"HP amp", NULL, "HPO MIX"},
+       {"HPOL", NULL, "HP amp"},
+       {"HPOR", NULL, "HP amp"},
+
+       {"LOUT amp", NULL, "LOUT MIX"},
+       {"LOUTL", NULL, "LOUT amp"},
+       {"LOUTR", NULL, "LOUT amp"},
+};
+
+static int get_sdp_info(struct snd_soc_codec *codec, int dai_id)
+{
+       int ret = 0, val;
+
+       if(codec == NULL)
+               return -EINVAL;
+
+       val = snd_soc_read(codec, RT5639_I2S1_SDP);
+       val = (val & RT5639_I2S_IF_MASK) >> RT5639_I2S_IF_SFT;
+       switch (dai_id) {
+       case RT5639_AIF1:
+               if (val == RT5639_IF_123 || val == RT5639_IF_132 ||
+                       val == RT5639_IF_113)
+                       ret |= RT5639_U_IF1;
+               if (val == RT5639_IF_312 || val == RT5639_IF_213 ||
+                       val == RT5639_IF_113)
+                       ret |= RT5639_U_IF2;
+               if (val == RT5639_IF_321 || val == RT5639_IF_231)
+                       ret |= RT5639_U_IF3;
+               break;
+
+       case RT5639_AIF2:
+               if (val == RT5639_IF_231 || val == RT5639_IF_213 ||
+                       val == RT5639_IF_223)
+                       ret |= RT5639_U_IF1;
+               if (val == RT5639_IF_123 || val == RT5639_IF_321 ||
+                       val == RT5639_IF_223)
+                       ret |= RT5639_U_IF2;
+               if (val == RT5639_IF_132 || val == RT5639_IF_312)
+                       ret |= RT5639_U_IF3;
+               break;
+
+       default:
+               ret = -EINVAL;
+               break;
+       }
+
+       return ret;
+}
+
+static int get_clk_info(int sclk, int rate)
+{
+       int i, pd[] = {1, 2, 3, 4, 6, 8, 12, 16};
+
+       if (sclk <= 0 || rate <= 0)
+               return -EINVAL;
+
+       rate = rate << 8;
+       for (i = 0; i < ARRAY_SIZE(pd); i++)
+               if (sclk == rate * pd[i])
+                       return i;
+
+       return -EINVAL;
+}
+
+static int rt5639_hw_params(struct snd_pcm_substream *substream,
+       struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
+{
+       struct snd_soc_pcm_runtime *rtd = substream->private_data;
+       struct snd_soc_codec *codec = rtd->codec;
+       struct rt5639_priv *rt5639 = snd_soc_codec_get_drvdata(codec);
+       unsigned int val_len = 0, val_clk, mask_clk, dai_sel;
+       int pre_div, bclk_ms, frame_size;
+
+       rt5639->lrck[dai->id] = params_rate(params);
+       pre_div = get_clk_info(rt5639->sysclk, rt5639->lrck[dai->id]);
+       if (pre_div < 0) {
+               dev_err(codec->dev, "Unsupported clock setting\n");
+               return -EINVAL;
+       }
+       frame_size = snd_soc_params_to_frame_size(params);
+       if (frame_size < 0) {
+               dev_err(codec->dev, "Unsupported frame size: %d\n", frame_size);
+               return -EINVAL;
+       }
+       bclk_ms = frame_size > 32 ? 1 : 0;
+       rt5639->bclk[dai->id] = rt5639->lrck[dai->id] * (32 << bclk_ms);
+
+       dev_dbg(dai->dev, "bclk is %dHz and lrck is %dHz\n",
+               rt5639->bclk[dai->id], rt5639->lrck[dai->id]);
+       dev_dbg(dai->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
+                               bclk_ms, pre_div, dai->id);
+
+       switch (params_format(params)) {
+       case SNDRV_PCM_FORMAT_S16_LE:
+               break;
+       case SNDRV_PCM_FORMAT_S20_3LE:
+               val_len |= RT5639_I2S_DL_20;
+               break;
+       case SNDRV_PCM_FORMAT_S24_LE:
+               val_len |= RT5639_I2S_DL_24;
+               break;
+       case SNDRV_PCM_FORMAT_S8:
+               val_len |= RT5639_I2S_DL_8;
+               break;
+       default:
+               return -EINVAL;
+       }
+
+       dai_sel = get_sdp_info(codec, dai->id);
+       dai_sel |= (RT5639_U_IF1 | RT5639_U_IF2);
+       if (dai_sel < 0) {
+               dev_err(codec->dev, "Failed to get sdp info: %d\n", dai_sel);
+               return -EINVAL;
+       }
+       if (dai_sel & RT5639_U_IF1) {
+               mask_clk = RT5639_I2S_BCLK_MS1_MASK | RT5639_I2S_PD1_MASK;
+               val_clk = bclk_ms << RT5639_I2S_BCLK_MS1_SFT |
+                       pre_div << RT5639_I2S_PD1_SFT;
+               snd_soc_update_bits(codec, RT5639_I2S1_SDP,
+                       RT5639_I2S_DL_MASK, val_len);
+               snd_soc_update_bits(codec, RT5639_ADDA_CLK1, mask_clk, val_clk);
+       }
+       if (dai_sel & RT5639_U_IF2) {
+               mask_clk = RT5639_I2S_BCLK_MS2_MASK | RT5639_I2S_PD2_MASK;
+               val_clk = bclk_ms << RT5639_I2S_BCLK_MS2_SFT |
+                       pre_div << RT5639_I2S_PD2_SFT;
+               snd_soc_update_bits(codec, RT5639_I2S2_SDP,
+                       RT5639_I2S_DL_MASK, val_len);
+               snd_soc_update_bits(codec, RT5639_ADDA_CLK1, mask_clk, val_clk);
+       }
+
+       return 0;
+}
+
+static int rt5639_prepare(struct snd_pcm_substream *substream,
+                               struct snd_soc_dai *dai)
+{
+       struct snd_soc_pcm_runtime *rtd = substream->private_data;
+       struct snd_soc_codec *codec = rtd->codec;
+       struct rt5639_priv *rt5639 = snd_soc_codec_get_drvdata(codec);
+
+       rt5639->aif_pu = dai->id;
+       return 0;
+}
+
+static int rt5639_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
+{
+       struct snd_soc_codec *codec = dai->codec;
+       struct rt5639_priv *rt5639 = snd_soc_codec_get_drvdata(codec);
+       unsigned int reg_val = 0, dai_sel;
+
+       switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
+       case SND_SOC_DAIFMT_CBM_CFM:
+               rt5639->master[dai->id] = 1;
+               break;
+       case SND_SOC_DAIFMT_CBS_CFS:
+               reg_val |= RT5639_I2S_MS_S;
+               rt5639->master[dai->id] = 0;
+               break;
+       default:
+               return -EINVAL;
+       }
+
+       switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
+       case SND_SOC_DAIFMT_NB_NF:
+               break;
+       case SND_SOC_DAIFMT_IB_NF:
+               reg_val |= RT5639_I2S_BP_INV;
+               break;
+       default:
+               return -EINVAL;
+       }
+
+       switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
+       case SND_SOC_DAIFMT_I2S:
+               break;
+       case SND_SOC_DAIFMT_LEFT_J:
+               reg_val |= RT5639_I2S_DF_LEFT;
+               break;
+       case SND_SOC_DAIFMT_DSP_A:
+               reg_val |= RT5639_I2S_DF_PCM_A;
+               break;
+       case SND_SOC_DAIFMT_DSP_B:
+               reg_val |= RT5639_I2S_DF_PCM_B;
+               break;
+       default:
+               return -EINVAL;
+       }
+
+       dai_sel = get_sdp_info(codec, dai->id);
+       if (dai_sel < 0) {
+               dev_err(codec->dev, "Failed to get sdp info: %d\n", dai_sel);
+               return -EINVAL;
+       }
+       if (dai_sel & RT5639_U_IF1) {
+               snd_soc_update_bits(codec, RT5639_I2S1_SDP,
+                       RT5639_I2S_MS_MASK | RT5639_I2S_BP_MASK |
+                       RT5639_I2S_DF_MASK, reg_val);
+       }
+       if (dai_sel & RT5639_U_IF2) {
+               snd_soc_update_bits(codec, RT5639_I2S2_SDP,
+                       RT5639_I2S_MS_MASK | RT5639_I2S_BP_MASK |
+                       RT5639_I2S_DF_MASK, reg_val);
+       }
+
+       return 0;
+}
+
+static int rt5639_set_dai_sysclk(struct snd_soc_dai *dai,
+               int clk_id, unsigned int freq, int dir)
+{
+       struct snd_soc_codec *codec = dai->codec;
+       struct rt5639_priv *rt5639 = snd_soc_codec_get_drvdata(codec);
+       unsigned int reg_val = 0;
+
+       if (freq == rt5639->sysclk && clk_id == rt5639->sysclk_src)
+               return 0;
+
+       switch (clk_id) {
+       case RT5639_SCLK_S_MCLK:
+               reg_val |= RT5639_SCLK_SRC_MCLK;
+               break;
+       case RT5639_SCLK_S_PLL1:
+               reg_val |= RT5639_SCLK_SRC_PLL1;
+               break;
+       case RT5639_SCLK_S_RCCLK:
+               reg_val |= RT5639_SCLK_SRC_RCCLK;
+               break;
+       default:
+               dev_err(codec->dev, "Invalid clock id (%d)\n", clk_id);
+               return -EINVAL;
+       }
+       snd_soc_update_bits(codec, RT5639_GLB_CLK,
+               RT5639_SCLK_SRC_MASK, reg_val);
+       rt5639->sysclk = freq;
+       rt5639->sysclk_src = clk_id;
+
+       dev_dbg(dai->dev, "Sysclk is %dHz and clock id is %d\n", freq, clk_id);
+
+       return 0;
+}
+
+/**
+ * rt5639_pll_calc - Calcualte PLL M/N/K code.
+ * @freq_in: external clock provided to codec.
+ * @freq_out: target clock which codec works on.
+ * @pll_code: Pointer to structure with M, N, K and bypass flag.
+ *
+ * Calcualte M/N/K code to configure PLL for codec. And K is assigned to 2
+ * which make calculation more efficiently.
+ *
+ * Returns 0 for success or negative error code.
+ */
+static int rt5639_pll_calc(const unsigned int freq_in,
+       const unsigned int freq_out, struct rt5639_pll_code *pll_code)
+{
+       int max_n = RT5639_PLL_N_MAX, max_m = RT5639_PLL_M_MAX;
+       int k, n, m, red, n_t, m_t, pll_out, in_t, out_t, red_t = abs(freq_out - freq_in);
+       bool bypass = false;
+
+       if (RT5639_PLL_INP_MAX < freq_in || RT5639_PLL_INP_MIN > freq_in)
+               return -EINVAL;
+
+       k = 100000000 / freq_out - 2;
+       if (k > RT5639_PLL_K_MAX)
+               k = RT5639_PLL_K_MAX;
+       for (n_t = 0; n_t <= max_n; n_t++) {
+               in_t = freq_in / (k + 2);
+               pll_out = freq_out / (n_t + 2);
+               if (in_t < 0)
+                       continue;
+               if (in_t == pll_out) {
+                       bypass = true;
+                       n = n_t;
+                       goto code_find;
+               }
+               red = abs(in_t - pll_out); //m bypass
+               if (red < red_t) {
+                       bypass = true;
+                       n = n_t;
+                       m = m_t;
+                       if (red == 0)
+                               goto code_find;
+                       red_t = red;
+               }
+               for (m_t = 0; m_t <= max_m; m_t++) {
+                       out_t = in_t / (m_t + 2);
+                       red = abs(out_t - pll_out);
+                       if (red < red_t) {
+                               bypass = false;
+                               n = n_t;
+                               m = m_t;
+                               if (red == 0)
+                                       goto code_find;
+                               red_t = red;
+                       }
+               }
+       }
+       pr_debug("Only get approximation about PLL\n");
+
+code_find:
+
+       pll_code->m_bp = bypass;
+       pll_code->m_code = m;
+       pll_code->n_code = n;
+       pll_code->k_code = k;
+       return 0;
+}
+
+static int rt5639_set_dai_pll(struct snd_soc_dai *dai, int pll_id, int source,
+                       unsigned int freq_in, unsigned int freq_out)
+{
+       struct snd_soc_codec *codec = dai->codec;
+       struct rt5639_priv *rt5639 = snd_soc_codec_get_drvdata(codec);
+       struct rt5639_pll_code pll_code;
+       int ret, dai_sel;
+
+       if (source == rt5639->pll_src && freq_in == rt5639->pll_in &&
+           freq_out == rt5639->pll_out)
+               return 0;
+
+       if (!freq_in || !freq_out) {
+               dev_dbg(codec->dev, "PLL disabled\n");
+
+               rt5639->pll_in = 0;
+               rt5639->pll_out = 0;
+               snd_soc_update_bits(codec, RT5639_GLB_CLK,
+                       RT5639_SCLK_SRC_MASK, RT5639_SCLK_SRC_MCLK);
+               return 0;
+       }
+
+       switch (source) {
+       case RT5639_PLL1_S_MCLK:
+               snd_soc_update_bits(codec, RT5639_GLB_CLK,
+                       RT5639_PLL1_SRC_MASK, RT5639_PLL1_SRC_MCLK);
+               break;
+       case RT5639_PLL1_S_BCLK1:
+       case RT5639_PLL1_S_BCLK2:
+               dai_sel = get_sdp_info(codec, dai->id);
+               if (dai_sel < 0) {
+                       dev_err(codec->dev,
+                               "Failed to get sdp info: %d\n", dai_sel);
+                       return -EINVAL;
+               }
+               if (dai_sel & RT5639_U_IF1) {
+                       snd_soc_update_bits(codec, RT5639_GLB_CLK,
+                               RT5639_PLL1_SRC_MASK, RT5639_PLL1_SRC_BCLK1);
+               }
+               if (dai_sel & RT5639_U_IF2) {
+                       snd_soc_update_bits(codec, RT5639_GLB_CLK,
+                               RT5639_PLL1_SRC_MASK, RT5639_PLL1_SRC_BCLK2);
+               }
+               if (dai_sel & RT5639_U_IF3) {
+                       snd_soc_update_bits(codec, RT5639_GLB_CLK,
+                               RT5639_PLL1_SRC_MASK, RT5639_PLL1_SRC_BCLK3);
+               }
+               break;
+       default:
+               dev_err(codec->dev, "Unknown PLL source %d\n", source);
+               return -EINVAL;
+       }
+
+       ret = rt5639_pll_calc(freq_in, freq_out, &pll_code);
+       if (ret < 0) {
+               dev_err(codec->dev, "Unsupport input clock %d\n", freq_in);
+               return ret;
+       }
+
+       dev_dbg(codec->dev, "bypass=%d m=%d n=%d k=%d\n", pll_code.m_bp,
+               (pll_code.m_bp ? 0 : pll_code.m_code), pll_code.n_code, pll_code.k_code);
+
+       snd_soc_write(codec, RT5639_PLL_CTRL1,
+               pll_code.n_code << RT5639_PLL_N_SFT | pll_code.k_code);
+       snd_soc_write(codec, RT5639_PLL_CTRL2,
+               (pll_code.m_bp ? 0 : pll_code.m_code) << RT5639_PLL_M_SFT |
+               pll_code.m_bp << RT5639_PLL_M_BP_SFT);
+
+       rt5639->pll_in = freq_in;
+       rt5639->pll_out = freq_out;
+       rt5639->pll_src = source;
+
+       return 0;
+}
+
+/**
+ * rt5639_index_show - Dump private registers.
+ * @dev: codec device.
+ * @attr: device attribute.
+ * @buf: buffer for display.
+ *
+ * To show non-zero values of all private registers.
+ *
+ * Returns buffer length.
+ */
+static ssize_t rt5639_index_show(struct device *dev,
+       struct device_attribute *attr, char *buf)
+{
+       struct i2c_client *client = to_i2c_client(dev);
+       struct rt5639_priv *rt5639 = i2c_get_clientdata(client);
+       struct snd_soc_codec *codec = rt5639->codec;
+       unsigned int val;
+       int cnt = 0, i;
+
+       cnt += sprintf(buf, "RT5639 index register\n");
+       for (i = 0; i < 0xb4; i++) {
+               if (cnt + RT5639_REG_DISP_LEN >= PAGE_SIZE)
+                       break;
+               val = rt5639_index_read(codec, i);
+               if (!val)
+                       continue;
+               cnt += snprintf(buf + cnt, RT5639_REG_DISP_LEN,
+                               "%02x: %04x\n", i, val);
+       }
+
+       if (cnt >= PAGE_SIZE)
+               cnt = PAGE_SIZE - 1;
+
+       return cnt;
+}
+
+static ssize_t rt5639_index_store(struct device *dev,struct device_attribute *attr, const char *buf, size_t count)
+{
+       struct i2c_client *client = to_i2c_client(dev);
+       struct rt5639_priv *rt5639 = i2c_get_clientdata(client);
+       struct snd_soc_codec *codec = rt5639->codec;
+       unsigned int val=0,addr=0;
+       int i;
+
+       printk("register \"%s\" count=%d\n",buf,count);
+       for(i=0;i<count;i++) //address
+       {
+               if(*(buf+i) <= '9' && *(buf+i)>='0')
+               {
+                       addr = (addr << 4) | (*(buf+i)-'0');
+               }
+               else if(*(buf+i) <= 'f' && *(buf+i)>='a')
+               {
+                       addr = (addr << 4) | ((*(buf+i)-'a')+0xa);
+               }
+               else if(*(buf+i) <= 'F' && *(buf+i)>='A')
+               {
+                       addr = (addr << 4) | ((*(buf+i)-'A')+0xa);
+               }
+               else
+               {
+                       break;
+               }
+       }
+        
+       for(i=i+1 ;i<count;i++) //val
+       {
+               if(*(buf+i) <= '9' && *(buf+i)>='0')
+               {
+                       val = (val << 4) | (*(buf+i)-'0');
+               }
+               else if(*(buf+i) <= 'f' && *(buf+i)>='a')
+               {
+                       val = (val << 4) | ((*(buf+i)-'a')+0xa);
+               }
+               else if(*(buf+i) <= 'F' && *(buf+i)>='A')
+               {
+                       val = (val << 4) | ((*(buf+i)-'A')+0xa);
+                       
+               }
+               else
+               {
+                       break;
+               }
+       }
+       printk("addr=0x%x val=0x%x\n",addr,val);
+       if(addr > RT5639_VENDOR_ID2 || val > 0xffff || val < 0)
+               return count;
+
+       if(i==count)
+       {
+               printk("0x%02x = 0x%04x\n",addr,rt5639_index_read(codec, addr));
+       }
+       else
+       {
+               rt5639_index_write(codec, addr, val);
+       }
+       
+
+       return count;
+}
+static DEVICE_ATTR(index_reg, 0444, rt5639_index_show, rt5639_index_store);
+
+static ssize_t rt5639_codec_show(struct device *dev,
+       struct device_attribute *attr, char *buf)
+{
+       struct i2c_client *client = to_i2c_client(dev);
+       struct rt5639_priv *rt5639 = i2c_get_clientdata(client);
+       struct snd_soc_codec *codec = rt5639->codec;
+       unsigned int val;
+       int cnt = 0, i;
+
+       cnt += sprintf(buf, "RT5639 codec register\n");
+       for (i = 0; i <= RT5639_VENDOR_ID2; i++) {
+               if (cnt + RT5639_REG_DISP_LEN >= PAGE_SIZE)
+                       break;
+               val = codec->hw_read(codec, i);
+               if (!val)
+                       continue;
+               cnt += snprintf(buf + cnt, RT5639_REG_DISP_LEN,
+                               "#rng%02x  #rv%04x  #rd0\n", i, val);
+       }
+
+       if (cnt >= PAGE_SIZE)
+               cnt = PAGE_SIZE - 1;
+
+       return cnt;
+}
+
+static ssize_t rt5639_codec_store(struct device *dev,struct device_attribute *attr, const char *buf, size_t count)
+{
+       struct i2c_client *client = to_i2c_client(dev);
+       struct rt5639_priv *rt5639 = i2c_get_clientdata(client);
+       struct snd_soc_codec *codec = rt5639->codec;
+       unsigned int val=0,addr=0;
+       int i;
+
+       printk("register \"%s\" count=%d\n",buf,count);
+       for(i=0;i<count;i++) //address
+       {
+               if(*(buf+i) <= '9' && *(buf+i)>='0')
+               {
+                       addr = (addr << 4) | (*(buf+i)-'0');
+               }
+               else if(*(buf+i) <= 'f' && *(buf+i)>='a')
+               {
+                       addr = (addr << 4) | ((*(buf+i)-'a')+0xa);
+               }
+               else if(*(buf+i) <= 'F' && *(buf+i)>='A')
+               {
+                       addr = (addr << 4) | ((*(buf+i)-'A')+0xa);
+               }
+               else
+               {
+                       break;
+               }
+       }
+        
+       for(i=i+1 ;i<count;i++) //val
+       {
+               if(*(buf+i) <= '9' && *(buf+i)>='0')
+               {
+                       val = (val << 4) | (*(buf+i)-'0');
+               }
+               else if(*(buf+i) <= 'f' && *(buf+i)>='a')
+               {
+                       val = (val << 4) | ((*(buf+i)-'a')+0xa);
+               }
+               else if(*(buf+i) <= 'F' && *(buf+i)>='A')
+               {
+                       val = (val << 4) | ((*(buf+i)-'A')+0xa);
+                       
+               }
+               else
+               {
+                       break;
+               }
+       }
+       printk("addr=0x%x val=0x%x\n",addr,val);
+       if(addr > RT5639_VENDOR_ID2 || val > 0xffff || val < 0)
+               return count;
+
+       if(i==count)
+       {
+               printk("0x%02x = 0x%04x\n",addr,codec->hw_read(codec, addr));
+       }
+       else
+       {
+               snd_soc_write(codec, addr, val);
+       }
+       
+
+       return count;
+}
+       
+static DEVICE_ATTR(codec_reg, 0666, rt5639_codec_show, rt5639_codec_store);
+
+static int rt5639_set_bias_level(struct snd_soc_codec *codec,
+                       enum snd_soc_bias_level level)
+{
+       switch (level) {
+       case SND_SOC_BIAS_ON:
+               break;
+
+       case SND_SOC_BIAS_PREPARE:
+               snd_soc_update_bits(codec, RT5639_PWR_ANLG2,
+                       RT5639_PWR_MB1 | RT5639_PWR_MB2,
+                       RT5639_PWR_MB1 | RT5639_PWR_MB2);
+               break;
+
+       case SND_SOC_BIAS_STANDBY:
+               snd_soc_update_bits(codec, RT5639_PWR_ANLG2,
+                       RT5639_PWR_MB1 | RT5639_PWR_MB2, 0);
+               if (SND_SOC_BIAS_OFF == codec->dapm.bias_level) {
+                       snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+                               RT5639_PWR_VREF1 | RT5639_PWR_MB |
+                               RT5639_PWR_BG | RT5639_PWR_VREF2,
+                               RT5639_PWR_VREF1 | RT5639_PWR_MB |
+                               RT5639_PWR_BG | RT5639_PWR_VREF2);
+                       msleep(5);
+                       snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+                               RT5639_PWR_FV1 | RT5639_PWR_FV2,
+                               RT5639_PWR_FV1 | RT5639_PWR_FV2);
+                       snd_soc_write(codec, RT5639_GEN_CTRL1, 0x3701);
+                       codec->cache_only = false;
+                       codec->cache_sync = 1;
+                       snd_soc_cache_sync(codec);
+                       rt5639_index_sync(codec);
+               }
+               break;
+
+       case SND_SOC_BIAS_OFF:
+               snd_soc_write(codec, RT5639_DEPOP_M1, 0x0004);
+               snd_soc_write(codec, RT5639_DEPOP_M2, 0x1100);
+               snd_soc_write(codec, RT5639_GEN_CTRL1, 0x3700);
+               snd_soc_write(codec, RT5639_PWR_DIG1, 0x0000);
+               snd_soc_write(codec, RT5639_PWR_DIG2, 0x0000);
+               snd_soc_write(codec, RT5639_PWR_VOL, 0x0000);
+               snd_soc_write(codec, RT5639_PWR_MIXER, 0x0000);
+               snd_soc_write(codec, RT5639_PWR_ANLG1, 0x0000);
+               snd_soc_write(codec, RT5639_PWR_ANLG2, 0x0000);
+               break;
+
+       default:
+               break;
+       }
+       codec->dapm.bias_level = level;
+
+       return 0;
+}
+
+static int rt3261_proc_init(void);
+
+static int rt5639_probe(struct snd_soc_codec *codec)
+{
+       struct rt5639_priv *rt5639 = snd_soc_codec_get_drvdata(codec);
+       int ret;
+
+       printk("Codec driver version %s\n", VERSION);
+
+       ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_I2C);
+       if (ret != 0) {
+               dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
+               return ret;
+       }
+       
+#ifdef RT3261_PROC     
+       rt3261_proc_init();
+#endif
+
+       rt5639_reset(codec);
+       snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+               RT5639_PWR_VREF1 | RT5639_PWR_MB |
+               RT5639_PWR_BG | RT5639_PWR_VREF2,
+               RT5639_PWR_VREF1 | RT5639_PWR_MB |
+               RT5639_PWR_BG | RT5639_PWR_VREF2);
+       msleep(10);
+       snd_soc_update_bits(codec, RT5639_PWR_ANLG1,
+               RT5639_PWR_FV1 | RT5639_PWR_FV2,
+               RT5639_PWR_FV1 | RT5639_PWR_FV2);
+       /* DMIC */
+       if (rt5639->dmic_en == RT5639_DMIC1) {
+               snd_soc_update_bits(codec, RT5639_GPIO_CTRL1,
+                       RT5639_GP2_PIN_MASK, RT5639_GP2_PIN_DMIC1_SCL);
+               snd_soc_update_bits(codec, RT5639_DMIC,
+                       RT5639_DMIC_1L_LH_MASK | RT5639_DMIC_1R_LH_MASK,
+                       RT5639_DMIC_1L_LH_FALLING | RT5639_DMIC_1R_LH_RISING);
+       } else if (rt5639->dmic_en == RT5639_DMIC2) {
+               snd_soc_update_bits(codec, RT5639_GPIO_CTRL1,
+                       RT5639_GP2_PIN_MASK, RT5639_GP2_PIN_DMIC1_SCL);
+               snd_soc_update_bits(codec, RT5639_DMIC,
+                       RT5639_DMIC_2L_LH_MASK | RT5639_DMIC_2R_LH_MASK,
+                       RT5639_DMIC_2L_LH_FALLING | RT5639_DMIC_2R_LH_RISING);
+       }
+       snd_soc_write(codec, RT5639_GEN_CTRL2, 0x4040);
+       ret = snd_soc_read(codec, RT5639_VENDOR_ID);
+       printk("read 0x%x=0x%x\n",RT5639_VENDOR_ID,ret);
+       if(0x5==ret) {
+               snd_soc_update_bits(codec, RT5639_JD_CTRL, 
+                       RT5639_JD1_IN4P_MASK | RT5639_JD2_IN4N_MASK,
+                       RT5639_JD1_IN4P_EN | RT5639_JD2_IN4N_EN);
+       }
+       rt5639_reg_init(codec);
+       DC_Calibrate(codec);
+       codec->dapm.bias_level = SND_SOC_BIAS_STANDBY;
+       rt5639->codec = codec;
+
+       snd_soc_add_controls(codec, rt5639_snd_controls,
+                       ARRAY_SIZE(rt5639_snd_controls));
+       snd_soc_dapm_new_controls(&codec->dapm, rt5639_dapm_widgets,
+                       ARRAY_SIZE(rt5639_dapm_widgets));
+       snd_soc_dapm_add_routes(&codec->dapm, rt5639_dapm_routes,
+                       ARRAY_SIZE(rt5639_dapm_routes));
+
+
+#ifdef RTK_IOCTL
+#if defined(CONFIG_SND_HWDEP) || defined(CONFIG_SND_HWDEP_MODULE)
+       struct rt56xx_ops *ioctl_ops = rt56xx_get_ioctl_ops();
+       ioctl_ops->index_write = rt5639_index_write;
+       ioctl_ops->index_read = rt5639_index_read;
+       ioctl_ops->index_update_bits = rt5639_index_update_bits;
+       ioctl_ops->ioctl_common = rt5639_ioctl_common;
+       realtek_ce_init_hwdep(codec);
+#endif
+#endif
+
+       ret = device_create_file(codec->dev, &dev_attr_index_reg);
+       if (ret != 0) {
+               dev_err(codec->dev,
+                       "Failed to create index_reg sysfs files: %d\n", ret);
+               return ret;
+       }
+       
+       ret = device_create_file(codec->dev, &dev_attr_codec_reg);
+       if (ret != 0) {
+               dev_err(codec->dev,
+                       "Failed to create codex_reg sysfs files: %d\n", ret);
+               return ret;
+       }
+       rt3261_codec = codec;
+
+       return 0;
+}
+
+static int rt5639_remove(struct snd_soc_codec *codec)
+{
+       rt5639_set_bias_level(codec, SND_SOC_BIAS_OFF);
+       return 0;
+}
+
+#ifdef CONFIG_PM
+static int rt5639_suspend(struct snd_soc_codec *codec, pm_message_t state)
+{
+       rt5639_set_bias_level(codec, SND_SOC_BIAS_OFF);
+       return 0;
+}
+
+static int rt5639_resume(struct snd_soc_codec *codec)
+{
+       rt5639_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
+       return 0;
+}
+#else
+#define rt5639_suspend NULL
+#define rt5639_resume NULL
+#endif
+
+#define RT5639_STEREO_RATES SNDRV_PCM_RATE_8000_96000
+#define RT5639_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
+                       SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
+
+struct snd_soc_dai_ops rt5639_aif_dai_ops = {
+       .hw_params = rt5639_hw_params,
+       .prepare = rt5639_prepare,
+       .set_fmt = rt5639_set_dai_fmt,
+       .set_sysclk = rt5639_set_dai_sysclk,
+       .set_pll = rt5639_set_dai_pll,
+};
+
+struct snd_soc_dai_driver rt5639_dai[] = {
+       {
+               .name = "rt5639-aif1",
+               .id = RT5639_AIF1,
+               .playback = {
+                       .stream_name = "AIF1 Playback",
+                       .channels_min = 1,
+                       .channels_max = 2,
+                       .rates = RT5639_STEREO_RATES,
+                       .formats = RT5639_FORMATS,
+               },
+               .capture = {
+                       .stream_name = "AIF1 Capture",
+                       .channels_min = 1,
+                       .channels_max = 2,
+                       .rates = RT5639_STEREO_RATES,
+                       .formats = RT5639_FORMATS,
+               },
+               .ops = &rt5639_aif_dai_ops,
+       },
+       {
+               .name = "rt5639-aif2",
+               .id = RT5639_AIF2,
+               .playback = {
+                       .stream_name = "AIF2 Playback",
+                       .channels_min = 1,
+                       .channels_max = 2,
+                       .rates = RT5639_STEREO_RATES,
+                       .formats = RT5639_FORMATS,
+               },
+               .capture = {
+                       .stream_name = "AIF2 Capture",
+                       .channels_min = 1,
+                       .channels_max = 2,
+                       .rates = RT5639_STEREO_RATES,
+                       .formats = RT5639_FORMATS,
+               },
+               .ops = &rt5639_aif_dai_ops,
+       },
+};
+
+static struct snd_soc_codec_driver soc_codec_dev_rt5639 = {
+       .probe = rt5639_probe,
+       .remove = rt5639_remove,
+       .suspend = rt5639_suspend,
+       .resume = rt5639_resume,
+       .set_bias_level = rt5639_set_bias_level,
+       .reg_cache_size = RT5639_VENDOR_ID2 + 1,
+       .reg_word_size = sizeof(u16),
+       .reg_cache_default = rt5639_reg,
+       .volatile_register = rt5639_volatile_register,
+       .readable_register = rt5639_readable_register,
+       .reg_cache_step = 1,
+};
+
+static const struct i2c_device_id rt5639_i2c_id[] = {
+       { "rt5639", 0 },
+       { }
+};
+MODULE_DEVICE_TABLE(i2c, rt5639_i2c_id);
+
+static int __devinit rt5639_i2c_probe(struct i2c_client *i2c,
+                   const struct i2c_device_id *id)
+{
+       struct rt5639_priv *rt5639;
+       int ret;
+printk("rt5639 i2c probe initial\n");
+       rt5639 = kzalloc(sizeof(struct rt5639_priv), GFP_KERNEL);
+       if (NULL == rt5639)
+               return -ENOMEM;
+
+       i2c_set_clientdata(i2c, rt5639);
+
+       ret = snd_soc_register_codec(&i2c->dev, &soc_codec_dev_rt5639,
+                       rt5639_dai, ARRAY_SIZE(rt5639_dai));
+       if (ret < 0)
+               kfree(rt5639);
+
+       return ret;
+}
+
+static int __devexit rt5639_i2c_remove(struct i2c_client *i2c)
+{
+       snd_soc_unregister_codec(&i2c->dev);
+       kfree(i2c_get_clientdata(i2c));
+       return 0;
+}
+
+static void rt5639_i2c_shutdown(struct i2c_client *client)
+{
+       struct rt5639_priv *rt5639 = i2c_get_clientdata(client);
+       struct snd_soc_codec *codec = rt5639->codec;
+
+       if (codec != NULL)
+               rt5639_set_bias_level(codec, SND_SOC_BIAS_OFF);
+
+}
+
+struct i2c_driver rt5639_i2c_driver = {
+       .driver = {
+               .name = "rt5639",
+               .owner = THIS_MODULE,
+       },
+       .probe = rt5639_i2c_probe,
+       .remove   = __devexit_p(rt5639_i2c_remove),
+       .shutdown = rt5639_i2c_shutdown,
+       .id_table = rt5639_i2c_id,
+};
+
+static int __init rt5639_modinit(void)
+{
+       return i2c_add_driver(&rt5639_i2c_driver);
+}
+module_init(rt5639_modinit);
+
+static void __exit rt5639_modexit(void)
+{
+       i2c_del_driver(&rt5639_i2c_driver);
+}
+module_exit(rt5639_modexit);
+
+MODULE_DESCRIPTION("ASoC RT5639 driver");
+MODULE_AUTHOR("Johnny Hsu <johnnyhsu@realtek.com>");
+MODULE_LICENSE("GPL");
+
+#ifdef RT3261_PROC
+
+static ssize_t rt3261_proc_write(struct file *file, const char __user *buffer,
+               unsigned long len, void *data)
+{
+       char *cookie_pot; 
+       char *p;
+       int reg;
+       int i;
+       int value;
+
+       cookie_pot = (char *)vmalloc( len );
+       if (!cookie_pot) 
+       {
+               return -ENOMEM;
+       } 
+       else 
+       {
+               if (copy_from_user( cookie_pot, buffer, len )) 
+                       return -EFAULT;
+       }
+
+       switch(cookie_pot[0])
+       {
+               case 'd':
+               case 'D':
+                       debug_write_read ++;
+                       debug_write_read %= 2;
+                       if(debug_write_read != 0)
+                               printk("Debug read and write reg on\n");
+                       else    
+                               printk("Debug read and write reg off\n");       
+                       break;  
+               case 'r':
+               case 'R':
+                       printk("Read reg debug\n");             
+                       if(cookie_pot[1] ==':')
+                       {
+                               debug_write_read = 1;
+                               strsep(&cookie_pot,":");
+                               while((p=strsep(&cookie_pot,",")))
+                               {
+                                       reg = simple_strtol(p,NULL,16);
+                                       value = rt3261_read(rt3261_codec,reg);
+                                       printk("rt3261_read:0x%04x = 0x%04x\n",reg,value);
+                               }
+                               debug_write_read = 0;
+                               printk("\n");
+                       }
+                       else
+                       {
+                               printk("Error Read reg debug.\n");
+                               printk("For example: echo r:22,23,24,25>rt3261_ts\n");
+                       }
+                       break;
+               case 'w':
+               case 'W':
+                       printk("Write reg debug\n");            
+                       if(cookie_pot[1] ==':')
+                       {
+                               debug_write_read = 1;
+                               strsep(&cookie_pot,":");
+                               while((p=strsep(&cookie_pot,"=")))
+                               {
+                                       reg = simple_strtol(p,NULL,16);
+                                       p=strsep(&cookie_pot,",");
+                                       value = simple_strtol(p,NULL,16);
+                                       rt3261_write(rt3261_codec,reg,value);
+                                       printk("rt3261_write:0x%04x = 0x%04x\n",reg,value);
+                               }
+                               debug_write_read = 0;
+                               printk("\n");
+                       }
+                       else
+                       {
+                               printk("Error Write reg debug.\n");
+                               printk("For example: w:22=0,23=0,24=0,25=0>rt3261_ts\n");
+                       }
+                       break;
+               /*case 'a':
+                       printk("Dump rt3261 dsp reg \n");               
+
+                       for (i = 0; i < 0xb4; i++) 
+                       {
+                               value = rt3261_index_read(rt3261_codec, i);
+                               printk("rt3261_index_read:0x%04x = 0x%04x\n",i,value);
+                       }
+
+                       break;          */
+               default:
+                       printk("Help for rt3261_ts .\n-->The Cmd list: \n");
+                       printk("-->'d&&D' Open or Off the debug\n");
+                       printk("-->'r&&R' Read reg debug,Example: echo 'r:22,23,24,25'>rt3261_ts\n");
+                       printk("-->'w&&W' Write reg debug,Example: echo 'w:22=0,23=0,24=0,25=0'>rt3261_ts\n");
+                       break;
+       }
+
+       return len;
+}
+
+static const struct file_operations rt3261_proc_fops = {
+       .owner          = THIS_MODULE,
+};
+
+static int rt3261_proc_init(void)
+{
+       struct proc_dir_entry *rt3261_proc_entry;
+       rt3261_proc_entry = create_proc_entry("driver/rt3261_ts", 0777, NULL);
+       if(rt3261_proc_entry != NULL)
+       {
+               rt3261_proc_entry->write_proc = rt3261_proc_write;
+               return 0;
+       }
+       else
+       {
+               printk("create proc error !\n");
+               return -1;
+       }
+}
+#endif
+
diff --git a/sound/soc/codecs/rt5639.h b/sound/soc/codecs/rt5639.h
new file mode 100755 (executable)
index 0000000..06695f4
--- /dev/null
@@ -0,0 +1,2146 @@
+/*
+ * rt5639.h  --  RT5639 ALSA SoC audio driver
+ *
+ * Copyright 2011 Realtek Microelectronics
+ * Author: Johnny Hsu <johnnyhsu@realtek.com>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ */
+
+#ifndef __RT5639_H__
+#define __RT5639_H__
+
+/* Info */
+#define RT5639_RESET                           0x00
+#define RT5639_VENDOR_ID                       0xfd
+#define RT5639_VENDOR_ID1                      0xfe
+#define RT5639_VENDOR_ID2                      0xff
+/*  I/O - Output */
+#define RT5639_SPK_VOL                         0x01
+#define RT5639_HP_VOL                          0x02
+#define RT5639_OUTPUT                          0x03
+#define RT5639_MONO_OUT                        0x04
+/* Dummy */
+#define RT5639_DUMMY_PR3F                              0x05
+/* I/O - Input */
+#define RT5639_IN1_IN2                         0x0d
+#define RT5639_IN3_IN4                         0x0e
+#define RT5639_INL_INR_VOL                     0x0f
+/* I/O - ADC/DAC/DMIC */
+#define RT5639_DAC1_DIG_VOL                    0x19
+#define RT5639_DAC2_DIG_VOL                    0x1a
+#define RT5639_DAC2_CTRL                       0x1b
+#define RT5639_ADC_DIG_VOL                     0x1c
+#define RT5639_ADC_DATA                        0x1d
+#define RT5639_ADC_BST_VOL                     0x1e
+/* Mixer - D-D */
+#define RT5639_STO_ADC_MIXER                   0x27
+#define RT5639_MONO_ADC_MIXER                  0x28
+#define RT5639_AD_DA_MIXER                     0x29
+#define RT5639_STO_DAC_MIXER                   0x2a
+#define RT5639_MONO_DAC_MIXER                  0x2b
+#define RT5639_DIG_MIXER                       0x2c
+#define RT5639_DSP_PATH1                       0x2d
+#define RT5639_DSP_PATH2                       0x2e
+#define RT5639_DIG_INF_DATA                    0x2f
+/* Mixer - ADC */
+#define RT5639_REC_L1_MIXER                    0x3b
+#define RT5639_REC_L2_MIXER                    0x3c
+#define RT5639_REC_R1_MIXER                    0x3d
+#define RT5639_REC_R2_MIXER                    0x3e
+/* Mixer - DAC */
+#define RT5639_HPO_MIXER                       0x45
+#define RT5639_SPK_L_MIXER                     0x46
+#define RT5639_SPK_R_MIXER                     0x47
+#define RT5639_SPO_L_MIXER                     0x48
+#define RT5639_SPO_R_MIXER                     0x49
+#define RT5639_SPO_CLSD_RATIO                  0x4a
+#define RT5639_MONO_MIXER                      0x4c
+#define RT5639_OUT_L1_MIXER                    0x4d
+#define RT5639_OUT_L2_MIXER                    0x4e
+#define RT5639_OUT_L3_MIXER                    0x4f
+#define RT5639_OUT_R1_MIXER                    0x50
+#define RT5639_OUT_R2_MIXER                    0x51
+#define RT5639_OUT_R3_MIXER                    0x52
+#define RT5639_LOUT_MIXER                      0x53
+/* Power */
+#define RT5639_PWR_DIG1                        0x61
+#define RT5639_PWR_DIG2                        0x62
+#define RT5639_PWR_ANLG1                       0x63
+#define RT5639_PWR_ANLG2                       0x64
+#define RT5639_PWR_MIXER                       0x65
+#define RT5639_PWR_VOL                         0x66
+/* Private Register Control */
+#define RT5639_PRIV_INDEX                      0x6a
+#define RT5639_PRIV_DATA                       0x6c
+/* Format - ADC/DAC */
+#define RT5639_I2S1_SDP                                0x70
+#define RT5639_I2S2_SDP                                0x71
+#define RT5639_I2S3_SDP                                0x72
+#define RT5639_ADDA_CLK1                       0x73
+#define RT5639_ADDA_CLK2                       0x74
+#define RT5639_DMIC                            0x75
+/* Function - Analog */
+#define RT5639_GLB_CLK                         0x80
+#define RT5639_PLL_CTRL1                       0x81
+#define RT5639_PLL_CTRL2                       0x82
+#define RT5639_ASRC_1                          0x83
+#define RT5639_ASRC_2                          0x84
+#define RT5639_ASRC_3                          0x85
+#define RT5639_ASRC_4                          0x89
+#define RT5639_ASRC_5                          0x8a
+#define RT5639_HP_OVCD                         0x8b
+#define RT5639_CLS_D_OVCD                      0x8c
+#define RT5639_CLS_D_OUT                       0x8d
+#define RT5639_DEPOP_M1                        0x8e
+#define RT5639_DEPOP_M2                        0x8f
+#define RT5639_DEPOP_M3                        0x90
+#define RT5639_CHARGE_PUMP                     0x91
+#define RT5639_PV_DET_SPK_G                    0x92
+#define RT5639_MICBIAS                         0x93
+/* Function - Digital */
+#define RT5639_EQ_CTRL1                                0xb0
+#define RT5639_EQ_CTRL2                                0xb1
+#define RT5639_WIND_FILTER                     0xb2
+#define RT5639_DRC_AGC_1                       0xb4
+#define RT5639_DRC_AGC_2                       0xb5
+#define RT5639_DRC_AGC_3                       0xb6
+#define RT5639_SVOL_ZC                         0xb7
+#define RT5639_ANC_CTRL1                       0xb8
+#define RT5639_ANC_CTRL2                       0xb9
+#define RT5639_ANC_CTRL3                       0xba
+#define RT5639_JD_CTRL                         0xbb
+#define RT5639_ANC_JD                          0xbc
+#define RT5639_IRQ_CTRL1                       0xbd
+#define RT5639_IRQ_CTRL2                       0xbe
+#define RT5639_INT_IRQ_ST                      0xbf
+#define RT5639_GPIO_CTRL1                      0xc0
+#define RT5639_GPIO_CTRL2                      0xc1
+#define RT5639_GPIO_CTRL3                      0xc2
+#define RT5639_DSP_CTRL1                       0xc4
+#define RT5639_DSP_CTRL2                       0xc5
+#define RT5639_DSP_CTRL3                       0xc6
+#define RT5639_DSP_CTRL4                       0xc7
+#define RT5639_PGM_REG_ARR1                    0xc8
+#define RT5639_PGM_REG_ARR2                    0xc9
+#define RT5639_PGM_REG_ARR3                    0xca
+#define RT5639_PGM_REG_ARR4                    0xcb
+#define RT5639_PGM_REG_ARR5                    0xcc
+#define RT5639_SCB_FUNC                        0xcd
+#define RT5639_SCB_CTRL                                0xce
+#define RT5639_BASE_BACK                       0xcf
+#define RT5639_MP3_PLUS1                       0xd0
+#define RT5639_MP3_PLUS2                       0xd1
+#define RT5639_3D_HP                           0xd2
+#define RT5639_ADJ_HPF                         0xd3
+#define RT5639_HP_CALIB_AMP_DET                0xd6
+#define RT5639_HP_CALIB2                       0xd7
+#define RT5639_SV_ZCD1                         0xd9
+#define RT5639_SV_ZCD2                         0xda
+/* General Control */
+#define RT5639_GEN_CTRL1                       0xfa
+#define RT5639_GEN_CTRL2                       0xfb
+#define RT5639_GEN_CTRL3                       0xfc
+
+
+/* Index of Codec Private Register definition */
+#define RT5639_BIAS_CUR1                       0x12
+#define RT5639_BIAS_CUR3                       0x14
+#define RT5639_CLSD_INT_REG1                   0x1c
+#define RT5639_CHPUMP_INT_REG1                 0x24
+#define RT5639_MAMP_INT_REG2                   0x37
+#define RT5639_CHOP_DAC_ADC                    0x3d
+#define RT5639_MIXER_INT_REG                   0x3f
+#define RT5639_3D_SPK                          0x63
+#define RT5639_WND_1                           0x6c
+#define RT5639_WND_2                           0x6d
+#define RT5639_WND_3                           0x6e
+#define RT5639_WND_4                           0x6f
+#define RT5639_WND_5                           0x70
+#define RT5639_WND_8                           0x73
+#define RT5639_DIP_SPK_INF                     0x75
+#define RT5639_HP_DCC_INT1                     0x77
+#define RT5639_EQ_BW_LOP                       0xa0
+#define RT5639_EQ_GN_LOP                       0xa1
+#define RT5639_EQ_FC_BP1                       0xa2
+#define RT5639_EQ_BW_BP1                       0xa3
+#define RT5639_EQ_GN_BP1                       0xa4
+#define RT5639_EQ_FC_BP2                       0xa5
+#define RT5639_EQ_BW_BP2                       0xa6
+#define RT5639_EQ_GN_BP2                       0xa7
+#define RT5639_EQ_FC_BP3                       0xa8
+#define RT5639_EQ_BW_BP3                       0xa9
+#define RT5639_EQ_GN_BP3                       0xaa
+#define RT5639_EQ_FC_BP4                       0xab
+#define RT5639_EQ_BW_BP4                       0xac
+#define RT5639_EQ_GN_BP4                       0xad
+#define RT5639_EQ_FC_HIP1                      0xae
+#define RT5639_EQ_GN_HIP1                      0xaf
+#define RT5639_EQ_FC_HIP2                      0xb0
+#define RT5639_EQ_BW_HIP2                      0xb1
+#define RT5639_EQ_GN_HIP2                      0xb2
+#define RT5639_EQ_PRE_VOL                      0xb3
+#define RT5639_EQ_PST_VOL                      0xb4
+
+
+/* global definition */
+#define RT5639_L_MUTE                          (0x1 << 15)
+#define RT5639_L_MUTE_SFT                      15
+#define RT5639_VOL_L_MUTE                      (0x1 << 14)
+#define RT5639_VOL_L_SFT                       14
+#define RT5639_R_MUTE                          (0x1 << 7)
+#define RT5639_R_MUTE_SFT                      7
+#define RT5639_VOL_R_MUTE                      (0x1 << 6)
+#define RT5639_VOL_R_SFT                       6
+#define RT5639_L_VOL_MASK                      (0x3f << 8)
+#define RT5639_L_VOL_SFT                       8
+#define RT5639_R_VOL_MASK                      (0x3f)
+#define RT5639_R_VOL_SFT                       0
+
+/* IN1 and IN2 Control (0x0d) */
+/* IN3 and IN4 Control (0x0e) */
+#define RT5639_BST_MASK1                       (0xf<<12)
+#define RT5639_BST_SFT1                                12
+#define RT5639_BST_MASK2                       (0xf<<8)
+#define RT5639_BST_SFT2                                8
+#define RT5639_IN_DF1                          (0x1 << 7)
+#define RT5639_IN_SFT1                         7
+#define RT5639_IN_DF2                          (0x1 << 6)
+#define RT5639_IN_SFT2                         6
+
+/* INL and INR Volume Control (0x0f) */
+#define RT5639_INL_SEL_MASK                    (0x1 << 15)
+#define RT5639_INL_SEL_SFT                     15
+#define RT5639_INL_SEL_IN4P                    (0x0 << 15)
+#define RT5639_INL_SEL_MONOP                   (0x1 << 15)
+#define RT5639_INL_VOL_MASK                    (0x1f << 8)
+#define RT5639_INL_VOL_SFT                     8
+#define RT5639_INR_SEL_MASK                    (0x1 << 7)
+#define RT5639_INR_SEL_SFT                     7
+#define RT5639_INR_SEL_IN4N                    (0x0 << 7)
+#define RT5639_INR_SEL_MONON                   (0x1 << 7)
+#define RT5639_INR_VOL_MASK                    (0x1f)
+#define RT5639_INR_VOL_SFT                     0
+
+/* DAC1 Digital Volume (0x19) */
+#define RT5639_DAC_L1_VOL_MASK         (0xff << 8)
+#define RT5639_DAC_L1_VOL_SFT                  8
+#define RT5639_DAC_R1_VOL_MASK         (0xff)
+#define RT5639_DAC_R1_VOL_SFT                  0
+
+/* DAC2 Digital Volume (0x1a) */
+#define RT5639_DAC_L2_VOL_MASK         (0xff << 8)
+#define RT5639_DAC_L2_VOL_SFT                  8
+#define RT5639_DAC_R2_VOL_MASK         (0xff)
+#define RT5639_DAC_R2_VOL_SFT                  0
+
+/* DAC2 Control (0x1b) */
+#define RT5639_M_DAC_L2_VOL                    (0x1 << 13)
+#define RT5639_M_DAC_L2_VOL_SFT                13
+#define RT5639_M_DAC_R2_VOL                    (0x1 << 12)
+#define RT5639_M_DAC_R2_VOL_SFT                12
+
+/* ADC Digital Volume Control (0x1c) */
+#define RT5639_ADC_L_VOL_MASK                  (0x7f << 8)
+#define RT5639_ADC_L_VOL_SFT                   8
+#define RT5639_ADC_R_VOL_MASK                  (0x7f)
+#define RT5639_ADC_R_VOL_SFT                   0
+
+/* Mono ADC Digital Volume Control (0x1d) */
+#define RT5639_MONO_ADC_L_VOL_MASK             (0x7f << 8)
+#define RT5639_MONO_ADC_L_VOL_SFT              8
+#define RT5639_MONO_ADC_R_VOL_MASK             (0x7f)
+#define RT5639_MONO_ADC_R_VOL_SFT              0
+
+/* ADC Boost Volume Control (0x1e) */
+#define RT5639_ADC_L_BST_MASK                  (0x3 << 14)
+#define RT5639_ADC_L_BST_SFT                   14
+#define RT5639_ADC_R_BST_MASK                  (0x3 << 12)
+#define RT5639_ADC_R_BST_SFT                   12
+#define RT5639_ADC_COMP_MASK                   (0x3 << 10)
+#define RT5639_ADC_COMP_SFT                    10
+
+/* Stereo ADC Mixer Control (0x27) */
+#define RT5639_M_ADC_L1                        (0x1 << 14)
+#define RT5639_M_ADC_L1_SFT                    14
+#define RT5639_M_ADC_L2                        (0x1 << 13)
+#define RT5639_M_ADC_L2_SFT                    13
+#define RT5639_ADC_1_SRC_MASK                  (0x1 << 12)
+#define RT5639_ADC_1_SRC_SFT                   12
+#define RT5639_ADC_1_SRC_ADC                   (0x1 << 12)
+#define RT5639_ADC_1_SRC_DACMIX                (0x0 << 12)
+#define RT5639_ADC_2_SRC_MASK                  (0x3 << 10)
+#define RT5639_ADC_2_SRC_SFT                   10
+#define RT5639_ADC_2_SRC_DMIC1         (0x0 << 10)
+#define RT5639_ADC_2_SRC_DMIC2         (0x1 << 10)
+#define RT5639_ADC_2_SRC_DACMIX                (0x2 << 10)
+#define RT5639_M_ADC_R1                        (0x1 << 6)
+#define RT5639_M_ADC_R1_SFT                    6
+#define RT5639_M_ADC_R2                        (0x1 << 5)
+#define RT5639_M_ADC_R2_SFT                    5
+
+/* Mono ADC Mixer Control (0x28) */
+#define RT5639_M_MONO_ADC_L1                   (0x1 << 14)
+#define RT5639_M_MONO_ADC_L1_SFT               14
+#define RT5639_M_MONO_ADC_L2                   (0x1 << 13)
+#define RT5639_M_MONO_ADC_L2_SFT               13
+#define RT5639_MONO_ADC_L1_SRC_MASK            (0x1 << 12)
+#define RT5639_MONO_ADC_L1_SRC_SFT             12
+#define RT5639_MONO_ADC_L1_SRC_DACMIXL (0x0 << 12)
+#define RT5639_MONO_ADC_L1_SRC_ADCL            (0x1 << 12)
+#define RT5639_MONO_ADC_L2_SRC_MASK            (0x3 << 10)
+#define RT5639_MONO_ADC_L2_SRC_SFT             10
+#define RT5639_MONO_ADC_L2_SRC_DMIC_L1 (0x0 << 10)
+#define RT5639_MONO_ADC_L2_SRC_DMIC_L2 (0x1 << 10)
+#define RT5639_MONO_ADC_L2_SRC_DACMIXL (0x2 << 10)
+#define RT5639_M_MONO_ADC_R1                   (0x1 << 6)
+#define RT5639_M_MONO_ADC_R1_SFT               6
+#define RT5639_M_MONO_ADC_R2                   (0x1 << 5)
+#define RT5639_M_MONO_ADC_R2_SFT               5
+#define RT5639_MONO_ADC_R1_SRC_MASK            (0x1 << 4)
+#define RT5639_MONO_ADC_R1_SRC_SFT             4
+#define RT5639_MONO_ADC_R1_SRC_ADCR            (0x1 << 4)
+#define RT5639_MONO_ADC_R1_SRC_DACMIXR (0x0 << 4)
+#define RT5639_MONO_ADC_R2_SRC_MASK            (0x3 << 2)
+#define RT5639_MONO_ADC_R2_SRC_SFT             2
+#define RT5639_MONO_ADC_R2_SRC_DMIC_R1 (0x0 << 2)
+#define RT5639_MONO_ADC_R2_SRC_DMIC_R2 (0x1 << 2)
+#define RT5639_MONO_ADC_R2_SRC_DACMIXR (0x2 << 2)
+
+/* ADC Mixer to DAC Mixer Control (0x29) */
+#define RT5639_M_ADCMIX_L                      (0x1 << 15)
+#define RT5639_M_ADCMIX_L_SFT                  15
+#define RT5639_M_IF1_DAC_L                     (0x1 << 14)
+#define RT5639_M_IF1_DAC_L_SFT                 14
+#define RT5639_M_ADCMIX_R                      (0x1 << 7)
+#define RT5639_M_ADCMIX_R_SFT                  7
+#define RT5639_M_IF1_DAC_R                     (0x1 << 6)
+#define RT5639_M_IF1_DAC_R_SFT                 6
+
+/* Stereo DAC Mixer Control (0x2a) */
+#define RT5639_M_DAC_L1                        (0x1 << 14)
+#define RT5639_M_DAC_L1_SFT                    14
+#define RT5639_DAC_L1_STO_L_VOL_MASK           (0x1 << 13)
+#define RT5639_DAC_L1_STO_L_VOL_SFT            13
+#define RT5639_M_DAC_L2                        (0x1 << 12)
+#define RT5639_M_DAC_L2_SFT                    12
+#define RT5639_DAC_L2_STO_L_VOL_MASK           (0x1 << 11)
+#define RT5639_DAC_L2_STO_L_VOL_SFT            11
+#define RT5639_M_ANC_DAC_L                     (0x1 << 10)
+#define RT5639_M_ANC_DAC_L_SFT         10
+#define RT5639_M_DAC_R1                        (0x1 << 6)
+#define RT5639_M_DAC_R1_SFT                    6
+#define RT5639_DAC_R1_STO_R_VOL_MASK           (0x1 << 5)
+#define RT5639_DAC_R1_STO_R_VOL_SFT            5
+#define RT5639_M_DAC_R2                        (0x1 << 4)
+#define RT5639_M_DAC_R2_SFT                    4
+#define RT5639_DAC_R2_STO_R_VOL_MASK           (0x1 << 3)
+#define RT5639_DAC_R2_STO_R_VOL_SFT            3
+#define RT5639_M_ANC_DAC_R                     (0x1 << 2)
+#define RT5639_M_ANC_DAC_R_SFT         2
+
+/* Mono DAC Mixer Control (0x2b) */
+#define RT5639_M_DAC_L1_MONO_L         (0x1 << 14)
+#define RT5639_M_DAC_L1_MONO_L_SFT             14
+#define RT5639_DAC_L1_MONO_L_VOL_MASK  (0x1 << 13)
+#define RT5639_DAC_L1_MONO_L_VOL_SFT           13
+#define RT5639_M_DAC_L2_MONO_L         (0x1 << 12)
+#define RT5639_M_DAC_L2_MONO_L_SFT             12
+#define RT5639_DAC_L2_MONO_L_VOL_MASK  (0x1 << 11)
+#define RT5639_DAC_L2_MONO_L_VOL_SFT           11
+#define RT5639_M_DAC_R2_MONO_L         (0x1 << 10)
+#define RT5639_M_DAC_R2_MONO_L_SFT             10
+#define RT5639_DAC_R2_MONO_L_VOL_MASK  (0x1 << 9)
+#define RT5639_DAC_R2_MONO_L_VOL_SFT           9
+#define RT5639_M_DAC_R1_MONO_R         (0x1 << 6)
+#define RT5639_M_DAC_R1_MONO_R_SFT             6
+#define RT5639_DAC_R1_MONO_R_VOL_MASK  (0x1 << 5)
+#define RT5639_DAC_R1_MONO_R_VOL_SFT           5
+#define RT5639_M_DAC_R2_MONO_R         (0x1 << 4)
+#define RT5639_M_DAC_R2_MONO_R_SFT             4
+#define RT5639_DAC_R2_MONO_R_VOL_MASK  (0x1 << 3)
+#define RT5639_DAC_R2_MONO_R_VOL_SFT           3
+#define RT5639_M_DAC_L2_MONO_R         (0x1 << 2)
+#define RT5639_M_DAC_L2_MONO_R_SFT             2
+#define RT5639_DAC_L2_MONO_R_VOL_MASK  (0x1 << 1)
+#define RT5639_DAC_L2_MONO_R_VOL_SFT           1
+
+/* Digital Mixer Control (0x2c) */
+#define RT5639_M_STO_L_DAC_L                   (0x1 << 15)
+#define RT5639_M_STO_L_DAC_L_SFT               15
+#define RT5639_STO_L_DAC_L_VOL_MASK            (0x1 << 14)
+#define RT5639_STO_L_DAC_L_VOL_SFT             14
+#define RT5639_M_DAC_L2_DAC_L                  (0x1 << 13)
+#define RT5639_M_DAC_L2_DAC_L_SFT              13
+#define RT5639_DAC_L2_DAC_L_VOL_MASK           (0x1 << 12)
+#define RT5639_DAC_L2_DAC_L_VOL_SFT            12
+#define RT5639_M_STO_R_DAC_R                   (0x1 << 11)
+#define RT5639_M_STO_R_DAC_R_SFT               11
+#define RT5639_STO_R_DAC_R_VOL_MASK            (0x1 << 10)
+#define RT5639_STO_R_DAC_R_VOL_SFT             10
+#define RT5639_M_DAC_R2_DAC_R                  (0x1 << 9)
+#define RT5639_M_DAC_R2_DAC_R_SFT              9
+#define RT5639_DAC_R2_DAC_R_VOL_MASK           (0x1 << 8)
+#define RT5639_DAC_R2_DAC_R_VOL_SFT            8
+
+/* DSP Path Control 1 (0x2d) */
+#define RT5639_RXDP_SRC_MASK                   (0x1 << 15)
+#define RT5639_RXDP_SRC_SFT                    15
+#define RT5639_RXDP_SRC_NOR                    (0x0 << 15)
+#define RT5639_RXDP_SRC_DIV3                   (0x1 << 15)
+#define RT5639_TXDP_SRC_MASK                   (0x1 << 14)
+#define RT5639_TXDP_SRC_SFT                    14
+#define RT5639_TXDP_SRC_NOR                    (0x0 << 14)
+#define RT5639_TXDP_SRC_DIV3                   (0x1 << 14)
+
+/* DSP Path Control 2 (0x2e) */
+#define RT5639_DAC_L2_SEL_MASK         (0x3 << 14)
+#define RT5639_DAC_L2_SEL_SFT                  14
+#define RT5639_DAC_L2_SEL_IF2                  (0x0 << 14)
+#define RT5639_DAC_L2_SEL_IF3                  (0x1 << 14)
+#define RT5639_DAC_L2_SEL_TXDC                 (0x2 << 14)
+#define RT5639_DAC_L2_SEL_BASS                 (0x3 << 14)
+#define RT5639_DAC_R2_SEL_MASK         (0x3 << 12)
+#define RT5639_DAC_R2_SEL_SFT                  12
+#define RT5639_DAC_R2_SEL_IF2                  (0x0 << 12)
+#define RT5639_DAC_R2_SEL_IF3                  (0x1 << 12)
+#define RT5639_DAC_R2_SEL_TXDC         (0x2 << 12)
+#define RT5639_IF2_ADC_L_SEL_MASK              (0x1 << 11)
+#define RT5639_IF2_ADC_L_SEL_SFT               11
+#define RT5639_IF2_ADC_L_SEL_TXDP              (0x0 << 11)
+#define RT5639_IF2_ADC_L_SEL_PASS              (0x1 << 11)
+#define RT5639_IF2_ADC_R_SEL_MASK              (0x1 << 10)
+#define RT5639_IF2_ADC_R_SEL_SFT               10
+#define RT5639_IF2_ADC_R_SEL_TXDP              (0x0 << 10)
+#define RT5639_IF2_ADC_R_SEL_PASS              (0x1 << 10)
+#define RT5639_RXDC_SEL_MASK                   (0x3 << 8)
+#define RT5639_RXDC_SEL_SFT                    8
+#define RT5639_RXDC_SEL_NOR                    (0x0 << 8)
+#define RT5639_RXDC_SEL_L2R                    (0x1 << 8)
+#define RT5639_RXDC_SEL_R2L                    (0x2 << 8)
+#define RT5639_RXDC_SEL_SWAP                   (0x3 << 8)
+#define RT5639_RXDP_SEL_MASK                   (0x3 << 6)
+#define RT5639_RXDP_SEL_SFT                    6
+#define RT5639_RXDP_SEL_NOR                    (0x0 << 6)
+#define RT5639_RXDP_SEL_L2R                    (0x1 << 6)
+#define RT5639_RXDP_SEL_R2L                    (0x2 << 6)
+#define RT5639_RXDP_SEL_SWAP                   (0x3 << 6)
+#define RT5639_TXDC_SEL_MASK                   (0x3 << 4)
+#define RT5639_TXDC_SEL_SFT                    4
+#define RT5639_TXDC_SEL_NOR                    (0x0 << 4)
+#define RT5639_TXDC_SEL_L2R                    (0x1 << 4)
+#define RT5639_TXDC_SEL_R2L                    (0x2 << 4)
+#define RT5639_TXDC_SEL_SWAP                   (0x3 << 4)
+#define RT5639_TXDP_SEL_MASK                   (0x3 << 2)
+#define RT5639_TXDP_SEL_SFT                    2
+#define RT5639_TXDP_SEL_NOR                    (0x0 << 2)
+#define RT5639_TXDP_SEL_L2R                    (0x1 << 2)
+#define RT5639_TXDP_SEL_R2L                    (0x2 << 2)
+#define RT5639_TRXDP_SEL_SWAP                  (0x3 << 2)
+
+/* Digital Interface Data Control (0x2f) */
+#define RT5639_IF1_DAC_SEL_MASK                (0x3 << 14)
+#define RT5639_IF1_DAC_SEL_SFT                 14
+#define RT5639_IF1_DAC_SEL_NOR                 (0x0 << 14)
+#define RT5639_IF1_DAC_SEL_L2R                 (0x1 << 14)
+#define RT5639_IF1_DAC_SEL_R2L                 (0x2 << 14)
+#define RT5639_IF1_DAC_SEL_SWAP                (0x3 << 14)
+#define RT5639_IF1_ADC_SEL_MASK                (0x3 << 12)
+#define RT5639_IF1_ADC_SEL_SFT                 12
+#define RT5639_IF1_ADC_SEL_NOR                 (0x0 << 12)
+#define RT5639_IF1_ADC_SEL_L2R                 (0x1 << 12)
+#define RT5639_IF1_ADC_SEL_R2L                 (0x2 << 12)
+#define RT5639_IF1_ADC_SEL_SWAP                (0x3 << 12)
+#define RT5639_IF2_DAC_SEL_MASK                (0x3 << 10)
+#define RT5639_IF2_DAC_SEL_SFT                 10
+#define RT5639_IF2_DAC_SEL_NOR                 (0x0 << 10)
+#define RT5639_IF2_DAC_SEL_L2R                 (0x1 << 10)
+#define RT5639_IF2_DAC_SEL_R2L                 (0x2 << 10)
+#define RT5639_IF2_DAC_SEL_SWAP                (0x3 << 10)
+#define RT5639_IF2_ADC_SEL_MASK                (0x3 << 8)
+#define RT5639_IF2_ADC_SEL_SFT                 8
+#define RT5639_IF2_ADC_SEL_NOR                 (0x0 << 8)
+#define RT5639_IF2_ADC_SEL_L2R                 (0x1 << 8)
+#define RT5639_IF2_ADC_SEL_R2L                 (0x2 << 8)
+#define RT5639_IF2_ADC_SEL_SWAP                (0x3 << 8)
+#define RT5639_IF3_DAC_SEL_MASK                (0x3 << 6)
+#define RT5639_IF3_DAC_SEL_SFT                 6
+#define RT5639_IF3_DAC_SEL_NOR                 (0x0 << 6)
+#define RT5639_IF3_DAC_SEL_L2R                 (0x1 << 6)
+#define RT5639_IF3_DAC_SEL_R2L                 (0x2 << 6)
+#define RT5639_IF3_DAC_SEL_SWAP                (0x3 << 6)
+#define RT5639_IF3_ADC_SEL_MASK                (0x3 << 4)
+#define RT5639_IF3_ADC_SEL_SFT                 4
+#define RT5639_IF3_ADC_SEL_NOR                 (0x0 << 4)
+#define RT5639_IF3_ADC_SEL_L2R                 (0x1 << 4)
+#define RT5639_IF3_ADC_SEL_R2L                 (0x2 << 4)
+#define RT5639_IF3_ADC_SEL_SWAP                (0x3 << 4)
+
+/* REC Left Mixer Control 1 (0x3b) */
+#define RT5639_G_HP_L_RM_L_MASK                (0x7 << 13)
+#define RT5639_G_HP_L_RM_L_SFT                 13
+#define RT5639_G_IN_L_RM_L_MASK                (0x7 << 10)
+#define RT5639_G_IN_L_RM_L_SFT                 10
+#define RT5639_G_BST4_RM_L_MASK                (0x7 << 7)
+#define RT5639_G_BST4_RM_L_SFT                 7
+#define RT5639_G_BST3_RM_L_MASK                (0x7 << 4)
+#define RT5639_G_BST3_RM_L_SFT                 4
+#define RT5639_G_BST2_RM_L_MASK                (0x7 << 1)
+#define RT5639_G_BST2_RM_L_SFT                 1
+
+/* REC Left Mixer Control 2 (0x3c) */
+#define RT5639_G_BST1_RM_L_MASK                (0x7 << 13)
+#define RT5639_G_BST1_RM_L_SFT                 13
+#define RT5639_G_OM_L_RM_L_MASK                (0x7 << 10)
+#define RT5639_G_OM_L_RM_L_SFT         10
+#define RT5639_M_HP_L_RM_L                     (0x1 << 6)
+#define RT5639_M_HP_L_RM_L_SFT         6
+#define RT5639_M_IN_L_RM_L                     (0x1 << 5)
+#define RT5639_M_IN_L_RM_L_SFT                 5
+#define RT5639_M_BST4_RM_L                     (0x1 << 4)
+#define RT5639_M_BST4_RM_L_SFT         4
+#define RT5639_M_BST3_RM_L                     (0x1 << 3)
+#define RT5639_M_BST3_RM_L_SFT         3
+#define RT5639_M_BST2_RM_L                     (0x1 << 2)
+#define RT5639_M_BST2_RM_L_SFT         2
+#define RT5639_M_BST1_RM_L                     (0x1 << 1)
+#define RT5639_M_BST1_RM_L_SFT         1
+#define RT5639_M_OM_L_RM_L                     (0x1)
+#define RT5639_M_OM_L_RM_L_SFT         0
+
+/* REC Right Mixer Control 1 (0x3d) */
+#define RT5639_G_HP_R_RM_R_MASK                (0x7 << 13)
+#define RT5639_G_HP_R_RM_R_SFT         13
+#define RT5639_G_IN_R_RM_R_MASK                (0x7 << 10)
+#define RT5639_G_IN_R_RM_R_SFT                 10
+#define RT5639_G_BST4_RM_R_MASK                (0x7 << 7)
+#define RT5639_G_BST4_RM_R_SFT                 7
+#define RT5639_G_BST3_RM_R_MASK                (0x7 << 4)
+#define RT5639_G_BST3_RM_R_SFT                 4
+#define RT5639_G_BST2_RM_R_MASK                (0x7 << 1)
+#define RT5639_G_BST2_RM_R_SFT                 1
+
+/* REC Right Mixer Control 2 (0x3e) */
+#define RT5639_G_BST1_RM_R_MASK                (0x7 << 13)
+#define RT5639_G_BST1_RM_R_SFT                 13
+#define RT5639_G_OM_R_RM_R_MASK                (0x7 << 10)
+#define RT5639_G_OM_R_RM_R_SFT         10
+#define RT5639_M_HP_R_RM_R                     (0x1 << 6)
+#define RT5639_M_HP_R_RM_R_SFT         6
+#define RT5639_M_IN_R_RM_R                     (0x1 << 5)
+#define RT5639_M_IN_R_RM_R_SFT                 5
+#define RT5639_M_BST4_RM_R                     (0x1 << 4)
+#define RT5639_M_BST4_RM_R_SFT         4
+#define RT5639_M_BST3_RM_R                     (0x1 << 3)
+#define RT5639_M_BST3_RM_R_SFT         3
+#define RT5639_M_BST2_RM_R                     (0x1 << 2)
+#define RT5639_M_BST2_RM_R_SFT         2
+#define RT5639_M_BST1_RM_R                     (0x1 << 1)
+#define RT5639_M_BST1_RM_R_SFT         1
+#define RT5639_M_OM_R_RM_R                     (0x1)
+#define RT5639_M_OM_R_RM_R_SFT         0
+
+/* HPMIX Control (0x45) */
+#define RT5639_M_DAC2_HM                       (0x1 << 15)
+#define RT5639_M_DAC2_HM_SFT                   15
+#define RT5639_M_DAC1_HM                       (0x1 << 14)
+#define RT5639_M_DAC1_HM_SFT                   14
+#define RT5639_M_HPVOL_HM                      (0x1 << 13)
+#define RT5639_M_HPVOL_HM_SFT                  13
+#define RT5639_G_HPOMIX_MASK                   (0x1 << 12)
+#define RT5639_G_HPOMIX_SFT                    12
+
+/* SPK Left Mixer Control (0x46) */
+#define RT5639_G_RM_L_SM_L_MASK                (0x3 << 14)
+#define RT5639_G_RM_L_SM_L_SFT         14
+#define RT5639_G_IN_L_SM_L_MASK                (0x3 << 12)
+#define RT5639_G_IN_L_SM_L_SFT                 12
+#define RT5639_G_DAC_L1_SM_L_MASK              (0x3 << 10)
+#define RT5639_G_DAC_L1_SM_L_SFT               10
+#define RT5639_G_DAC_L2_SM_L_MASK              (0x3 << 8)
+#define RT5639_G_DAC_L2_SM_L_SFT               8
+#define RT5639_G_OM_L_SM_L_MASK                (0x3 << 6)
+#define RT5639_G_OM_L_SM_L_SFT         6
+#define RT5639_M_RM_L_SM_L                     (0x1 << 5)
+#define RT5639_M_RM_L_SM_L_SFT         5
+#define RT5639_M_IN_L_SM_L                     (0x1 << 4)
+#define RT5639_M_IN_L_SM_L_SFT                 4
+#define RT5639_M_DAC_L1_SM_L                   (0x1 << 3)
+#define RT5639_M_DAC_L1_SM_L_SFT               3
+#define RT5639_M_DAC_L2_SM_L                   (0x1 << 2)
+#define RT5639_M_DAC_L2_SM_L_SFT               2
+#define RT5639_M_OM_L_SM_L                     (0x1 << 1)
+#define RT5639_M_OM_L_SM_L_SFT         1
+
+/* SPK Right Mixer Control (0x47) */
+#define RT5639_G_RM_R_SM_R_MASK                (0x3 << 14)
+#define RT5639_G_RM_R_SM_R_SFT         14
+#define RT5639_G_IN_R_SM_R_MASK                (0x3 << 12)
+#define RT5639_G_IN_R_SM_R_SFT                 12
+#define RT5639_G_DAC_R1_SM_R_MASK              (0x3 << 10)
+#define RT5639_G_DAC_R1_SM_R_SFT               10
+#define RT5639_G_DAC_R2_SM_R_MASK              (0x3 << 8)
+#define RT5639_G_DAC_R2_SM_R_SFT               8
+#define RT5639_G_OM_R_SM_R_MASK                (0x3 << 6)
+#define RT5639_G_OM_R_SM_R_SFT         6
+#define RT5639_M_RM_R_SM_R                     (0x1 << 5)
+#define RT5639_M_RM_R_SM_R_SFT         5
+#define RT5639_M_IN_R_SM_R                     (0x1 << 4)
+#define RT5639_M_IN_R_SM_R_SFT                 4
+#define RT5639_M_DAC_R1_SM_R                   (0x1 << 3)
+#define RT5639_M_DAC_R1_SM_R_SFT               3
+#define RT5639_M_DAC_R2_SM_R                   (0x1 << 2)
+#define RT5639_M_DAC_R2_SM_R_SFT               2
+#define RT5639_M_OM_R_SM_R                     (0x1 << 1)
+#define RT5639_M_OM_R_SM_R_SFT         1
+
+/* SPOLMIX Control (0x48) */
+#define RT5639_M_DAC_R1_SPM_L                  (0x1 << 15)
+#define RT5639_M_DAC_R1_SPM_L_SFT              15
+#define RT5639_M_DAC_L1_SPM_L                  (0x1 << 14)
+#define RT5639_M_DAC_L1_SPM_L_SFT              14
+#define RT5639_M_SV_R_SPM_L                    (0x1 << 13)
+#define RT5639_M_SV_R_SPM_L_SFT                13
+#define RT5639_M_SV_L_SPM_L                    (0x1 << 12)
+#define RT5639_M_SV_L_SPM_L_SFT                12
+#define RT5639_M_BST1_SPM_L                    (0x1 << 11)
+#define RT5639_M_BST1_SPM_L_SFT                11
+
+/* SPORMIX Control (0x49) */
+#define RT5639_M_DAC_R1_SPM_R                  (0x1 << 13)
+#define RT5639_M_DAC_R1_SPM_R_SFT              13
+#define RT5639_M_SV_R_SPM_R                    (0x1 << 12)
+#define RT5639_M_SV_R_SPM_R_SFT                12
+#define RT5639_M_BST1_SPM_R                    (0x1 << 11)
+#define RT5639_M_BST1_SPM_R_SFT                11
+
+/* SPOLMIX / SPORMIX Ratio Control (0x4a) */
+#define RT5639_SPO_CLSD_RATIO_MASK             (0x7)
+#define RT5639_SPO_CLSD_RATIO_SFT              0
+
+/* Mono Output Mixer Control (0x4c) */
+#define RT5639_M_DAC_R2_MM                     (0x1 << 15)
+#define RT5639_M_DAC_R2_MM_SFT         15
+#define RT5639_M_DAC_L2_MM                     (0x1 << 14)
+#define RT5639_M_DAC_L2_MM_SFT         14
+#define RT5639_M_OV_R_MM                       (0x1 << 13)
+#define RT5639_M_OV_R_MM_SFT                   13
+#define RT5639_M_OV_L_MM                       (0x1 << 12)
+#define RT5639_M_OV_L_MM_SFT                   12
+#define RT5639_M_BST1_MM                       (0x1 << 11)
+#define RT5639_M_BST1_MM_SFT                   11
+#define RT5639_G_MONOMIX_MASK          (0x1 << 10)
+#define RT5639_G_MONOMIX_SFT                   10
+
+/* Output Left Mixer Control 1 (0x4d) */
+#define RT5639_G_BST3_OM_L_MASK                (0x7 << 13)
+#define RT5639_G_BST3_OM_L_SFT         13
+#define RT5639_G_BST2_OM_L_MASK                (0x7 << 10)
+#define RT5639_G_BST2_OM_L_SFT         10
+#define RT5639_G_BST1_OM_L_MASK                (0x7 << 7)
+#define RT5639_G_BST1_OM_L_SFT         7
+#define RT5639_G_IN_L_OM_L_MASK                (0x7 << 4)
+#define RT5639_G_IN_L_OM_L_SFT                 4
+#define RT5639_G_RM_L_OM_L_MASK                (0x7 << 1)
+#define RT5639_G_RM_L_OM_L_SFT         1
+
+/* Output Left Mixer Control 2 (0x4e) */
+#define RT5639_G_DAC_R2_OM_L_MASK              (0x7 << 13)
+#define RT5639_G_DAC_R2_OM_L_SFT               13
+#define RT5639_G_DAC_L2_OM_L_MASK              (0x7 << 10)
+#define RT5639_G_DAC_L2_OM_L_SFT               10
+#define RT5639_G_DAC_L1_OM_L_MASK              (0x7 << 7)
+#define RT5639_G_DAC_L1_OM_L_SFT               7
+
+/* Output Left Mixer Control 3 (0x4f) */
+#define RT5639_M_SM_L_OM_L                     (0x1 << 8)
+#define RT5639_M_SM_L_OM_L_SFT         8
+#define RT5639_M_BST3_OM_L                     (0x1 << 7)
+#define RT5639_M_BST3_OM_L_SFT         7
+#define RT5639_M_BST2_OM_L                     (0x1 << 6)
+#define RT5639_M_BST2_OM_L_SFT         6
+#define RT5639_M_BST1_OM_L                     (0x1 << 5)
+#define RT5639_M_BST1_OM_L_SFT         5
+#define RT5639_M_IN_L_OM_L                     (0x1 << 4)
+#define RT5639_M_IN_L_OM_L_SFT                 4
+#define RT5639_M_RM_L_OM_L                     (0x1 << 3)
+#define RT5639_M_RM_L_OM_L_SFT         3
+#define RT5639_M_DAC_R2_OM_L                   (0x1 << 2)
+#define RT5639_M_DAC_R2_OM_L_SFT               2
+#define RT5639_M_DAC_L2_OM_L                   (0x1 << 1)
+#define RT5639_M_DAC_L2_OM_L_SFT               1
+#define RT5639_M_DAC_L1_OM_L                   (0x1)
+#define RT5639_M_DAC_L1_OM_L_SFT               0
+
+/* Output Right Mixer Control 1 (0x50) */
+#define RT5639_G_BST4_OM_R_MASK                (0x7 << 13)
+#define RT5639_G_BST4_OM_R_SFT         13
+#define RT5639_G_BST2_OM_R_MASK                (0x7 << 10)
+#define RT5639_G_BST2_OM_R_SFT         10
+#define RT5639_G_BST1_OM_R_MASK                (0x7 << 7)
+#define RT5639_G_BST1_OM_R_SFT         7
+#define RT5639_G_IN_R_OM_R_MASK                (0x7 << 4)
+#define RT5639_G_IN_R_OM_R_SFT                 4
+#define RT5639_G_RM_R_OM_R_MASK                (0x7 << 1)
+#define RT5639_G_RM_R_OM_R_SFT         1
+
+/* Output Right Mixer Control 2 (0x51) */
+#define RT5639_G_DAC_L2_OM_R_MASK              (0x7 << 13)
+#define RT5639_G_DAC_L2_OM_R_SFT               13
+#define RT5639_G_DAC_R2_OM_R_MASK              (0x7 << 10)
+#define RT5639_G_DAC_R2_OM_R_SFT               10
+#define RT5639_G_DAC_R1_OM_R_MASK              (0x7 << 7)
+#define RT5639_G_DAC_R1_OM_R_SFT               7
+
+/* Output Right Mixer Control 3 (0x52) */
+#define RT5639_M_SM_L_OM_R                     (0x1 << 8)
+#define RT5639_M_SM_L_OM_R_SFT         8
+#define RT5639_M_BST4_OM_R                     (0x1 << 7)
+#define RT5639_M_BST4_OM_R_SFT         7
+#define RT5639_M_BST2_OM_R                     (0x1 << 6)
+#define RT5639_M_BST2_OM_R_SFT         6
+#define RT5639_M_BST1_OM_R                     (0x1 << 5)
+#define RT5639_M_BST1_OM_R_SFT         5
+#define RT5639_M_IN_R_OM_R                     (0x1 << 4)
+#define RT5639_M_IN_R_OM_R_SFT         4
+#define RT5639_M_RM_R_OM_R                     (0x1 << 3)
+#define RT5639_M_RM_R_OM_R_SFT         3
+#define RT5639_M_DAC_L2_OM_R                   (0x1 << 2)
+#define RT5639_M_DAC_L2_OM_R_SFT               2
+#define RT5639_M_DAC_R2_OM_R                   (0x1 << 1)
+#define RT5639_M_DAC_R2_OM_R_SFT               1
+#define RT5639_M_DAC_R1_OM_R                   (0x1)
+#define RT5639_M_DAC_R1_OM_R_SFT               0
+
+/* LOUT Mixer Control (0x53) */
+#define RT5639_M_DAC_L1_LM                     (0x1 << 15)
+#define RT5639_M_DAC_L1_LM_SFT         15
+#define RT5639_M_DAC_R1_LM                     (0x1 << 14)
+#define RT5639_M_DAC_R1_LM_SFT         14
+#define RT5639_M_OV_L_LM                       (0x1 << 13)
+#define RT5639_M_OV_L_LM_SFT                   13
+#define RT5639_M_OV_R_LM                       (0x1 << 12)
+#define RT5639_M_OV_R_LM_SFT                   12
+#define RT5639_G_LOUTMIX_MASK                  (0x1 << 11)
+#define RT5639_G_LOUTMIX_SFT                   11
+
+/* Power Management for Digital 1 (0x61) */
+#define RT5639_PWR_I2S1                                (0x1 << 15)
+#define RT5639_PWR_I2S1_BIT                    15
+#define RT5639_PWR_I2S2                                (0x1 << 14)
+#define RT5639_PWR_I2S2_BIT                    14
+#define RT5639_PWR_I2S3                                (0x1 << 13)
+#define RT5639_PWR_I2S3_BIT                    13
+#define RT5639_PWR_DAC_L1                      (0x1 << 12)
+#define RT5639_PWR_DAC_L1_BIT                  12
+#define RT5639_PWR_DAC_R1                      (0x1 << 11)
+#define RT5639_PWR_DAC_R1_BIT                  11
+#define RT5639_PWR_DAC_L2                      (0x1 << 7)
+#define RT5639_PWR_DAC_L2_BIT                  7
+#define RT5639_PWR_DAC_R2                      (0x1 << 6)
+#define RT5639_PWR_DAC_R2_BIT                  6
+#define RT5639_PWR_ADC_L                       (0x1 << 2)
+#define RT5639_PWR_ADC_L_BIT                   2
+#define RT5639_PWR_ADC_R                       (0x1 << 1)
+#define RT5639_PWR_ADC_R_BIT                   1
+#define RT5639_PWR_CLS_D                       (0x1)
+#define RT5639_PWR_CLS_D_BIT                   0
+
+/* Power Management for Digital 2 (0x62) */
+#define RT5639_PWR_ADC_SF                      (0x1 << 15)
+#define RT5639_PWR_ADC_SF_BIT                  15
+#define RT5639_PWR_ADC_MF_L                    (0x1 << 14)
+#define RT5639_PWR_ADC_MF_L_BIT                14
+#define RT5639_PWR_ADC_MF_R                    (0x1 << 13)
+#define RT5639_PWR_ADC_MF_R_BIT                13
+#define RT5639_PWR_I2S_DSP                     (0x1 << 12)
+#define RT5639_PWR_I2S_DSP_BIT                 12
+
+/* Power Management for Analog 1 (0x63) */
+#define RT5639_PWR_VREF1                       (0x1 << 15)
+#define RT5639_PWR_VREF1_BIT                   15
+#define RT5639_PWR_FV1                         (0x1 << 14)
+#define RT5639_PWR_FV1_BIT                     14
+#define RT5639_PWR_MB                          (0x1 << 13)
+#define RT5639_PWR_MB_BIT                      13
+#define RT5639_PWR_LM                          (0x1 << 12)
+#define RT5639_PWR_LM_BIT                      12
+#define RT5639_PWR_BG                          (0x1 << 11)
+#define RT5639_PWR_BG_BIT                      11
+#define RT5639_PWR_MM                          (0x1 << 10)
+#define RT5639_PWR_MM_BIT                      10
+#define RT5639_PWR_MA                          (0x1 << 8)
+#define RT5639_PWR_MA_BIT                      8
+#define RT5639_PWR_HP_L                        (0x1 << 7)
+#define RT5639_PWR_HP_L_BIT                    7
+#define RT5639_PWR_HP_R                        (0x1 << 6)
+#define RT5639_PWR_HP_R_BIT                    6
+#define RT5639_PWR_HA                          (0x1 << 5)
+#define RT5639_PWR_HA_BIT                      5
+#define RT5639_PWR_VREF2                       (0x1 << 4)
+#define RT5639_PWR_VREF2_BIT                   4
+#define RT5639_PWR_FV2                         (0x1 << 3)
+#define RT5639_PWR_FV2_BIT                     3
+#define RT5639_PWR_LDO2                        (0x1 << 2)
+#define RT5639_PWR_LDO2_BIT                    2
+
+/* Power Management for Analog 2 (0x64) */
+#define RT5639_PWR_BST1                        (0x1 << 15)
+#define RT5639_PWR_BST1_BIT                    15
+#define RT5639_PWR_BST2                        (0x1 << 14)
+#define RT5639_PWR_BST2_BIT                    14
+#define RT5639_PWR_BST3                        (0x1 << 13)
+#define RT5639_PWR_BST3_BIT                    13
+#define RT5639_PWR_BST4                        (0x1 << 12)
+#define RT5639_PWR_BST4_BIT                    12
+#define RT5639_PWR_MB1                         (0x1 << 11)
+#define RT5639_PWR_MB1_BIT                     11
+#define RT5639_PWR_MB2                         (0x1 << 10)
+#define RT5639_PWR_MB2_BIT                     10
+#define RT5639_PWR_PLL                         (0x1 << 9)
+#define RT5639_PWR_PLL_BIT                     9
+
+/* Power Management for Mixer (0x65) */
+#define RT5639_PWR_OM_L                        (0x1 << 15)
+#define RT5639_PWR_OM_L_BIT                    15
+#define RT5639_PWR_OM_R                        (0x1 << 14)
+#define RT5639_PWR_OM_R_BIT                    14
+#define RT5639_PWR_SM_L                        (0x1 << 13)
+#define RT5639_PWR_SM_L_BIT                    13
+#define RT5639_PWR_SM_R                        (0x1 << 12)
+#define RT5639_PWR_SM_R_BIT                    12
+#define RT5639_PWR_RM_L                        (0x1 << 11)
+#define RT5639_PWR_RM_L_BIT                    11
+#define RT5639_PWR_RM_R                        (0x1 << 10)
+#define RT5639_PWR_RM_R_BIT                    10
+
+/* Power Management for Volume (0x66) */
+#define RT5639_PWR_SV_L                        (0x1 << 15)
+#define RT5639_PWR_SV_L_BIT                    15
+#define RT5639_PWR_SV_R                        (0x1 << 14)
+#define RT5639_PWR_SV_R_BIT                    14
+#define RT5639_PWR_OV_L                        (0x1 << 13)
+#define RT5639_PWR_OV_L_BIT                    13
+#define RT5639_PWR_OV_R                        (0x1 << 12)
+#define RT5639_PWR_OV_R_BIT                    12
+#define RT5639_PWR_HV_L                        (0x1 << 11)
+#define RT5639_PWR_HV_L_BIT                    11
+#define RT5639_PWR_HV_R                        (0x1 << 10)
+#define RT5639_PWR_HV_R_BIT                    10
+#define RT5639_PWR_IN_L                                (0x1 << 9)
+#define RT5639_PWR_IN_L_BIT                    9
+#define RT5639_PWR_IN_R                        (0x1 << 8)
+#define RT5639_PWR_IN_R_BIT                    8
+
+/* I2S1/2/3 Audio Serial Data Port Control (0x70 0x71 0x72) */
+#define RT5639_I2S_MS_MASK                     (0x1 << 15)
+#define RT5639_I2S_MS_SFT                      15
+#define RT5639_I2S_MS_M                        (0x0 << 15)
+#define RT5639_I2S_MS_S                                (0x1 << 15)
+#define RT5639_I2S_IF_MASK                     (0x7 << 12)
+#define RT5639_I2S_IF_SFT                      12
+#define RT5639_I2S_O_CP_MASK                   (0x3 << 10)
+#define RT5639_I2S_O_CP_SFT                    10
+#define RT5639_I2S_O_CP_OFF                    (0x0 << 10)
+#define RT5639_I2S_O_CP_U_LAW                  (0x1 << 10)
+#define RT5639_I2S_O_CP_A_LAW                  (0x2 << 10)
+#define RT5639_I2S_I_CP_MASK                   (0x3 << 8)
+#define RT5639_I2S_I_CP_SFT                    8
+#define RT5639_I2S_I_CP_OFF                    (0x0 << 8)
+#define RT5639_I2S_I_CP_U_LAW                  (0x1 << 8)
+#define RT5639_I2S_I_CP_A_LAW                  (0x2 << 8)
+#define RT5639_I2S_BP_MASK                     (0x1 << 7)
+#define RT5639_I2S_BP_SFT                      7
+#define RT5639_I2S_BP_NOR                      (0x0 << 7)
+#define RT5639_I2S_BP_INV                      (0x1 << 7)
+#define RT5639_I2S_DL_MASK                     (0x3 << 2)
+#define RT5639_I2S_DL_SFT                      2
+#define RT5639_I2S_DL_16                       (0x0 << 2)
+#define RT5639_I2S_DL_20                       (0x1 << 2)
+#define RT5639_I2S_DL_24                       (0x2 << 2)
+#define RT5639_I2S_DL_8                                (0x3 << 2)
+#define RT5639_I2S_DF_MASK                     (0x3)
+#define RT5639_I2S_DF_SFT                      0
+#define RT5639_I2S_DF_I2S                      (0x0)
+#define RT5639_I2S_DF_LEFT                     (0x1)
+#define RT5639_I2S_DF_PCM_A                    (0x2)
+#define RT5639_I2S_DF_PCM_B                    (0x3)
+
+/* I2S2 Audio Serial Data Port Control (0x71) */
+#define RT5639_I2S2_SDI_MASK                   (0x1 << 6)
+#define RT5639_I2S2_SDI_SFT                    6
+#define RT5639_I2S2_SDI_I2S1                   (0x0 << 6)
+#define RT5639_I2S2_SDI_I2S2                   (0x1 << 6)
+
+/* ADC/DAC Clock Control 1 (0x73) */
+#define RT5639_I2S_BCLK_MS1_MASK               (0x1 << 15)
+#define RT5639_I2S_BCLK_MS1_SFT                15
+#define RT5639_I2S_BCLK_MS1_32                 (0x0 << 15)
+#define RT5639_I2S_BCLK_MS1_64                 (0x1 << 15)
+#define RT5639_I2S_PD1_MASK                    (0x7 << 12)
+#define RT5639_I2S_PD1_SFT                     12
+#define RT5639_I2S_PD1_1                       (0x0 << 12)
+#define RT5639_I2S_PD1_2                       (0x1 << 12)
+#define RT5639_I2S_PD1_3                       (0x2 << 12)
+#define RT5639_I2S_PD1_4                       (0x3 << 12)
+#define RT5639_I2S_PD1_6                       (0x4 << 12)
+#define RT5639_I2S_PD1_8                       (0x5 << 12)
+#define RT5639_I2S_PD1_12                      (0x6 << 12)
+#define RT5639_I2S_PD1_16                      (0x7 << 12)
+#define RT5639_I2S_BCLK_MS2_MASK               (0x1 << 11)
+#define RT5639_I2S_BCLK_MS2_SFT                11
+#define RT5639_I2S_BCLK_MS2_32                 (0x0 << 11)
+#define RT5639_I2S_BCLK_MS2_64                 (0x1 << 11)
+#define RT5639_I2S_PD2_MASK                    (0x7 << 8)
+#define RT5639_I2S_PD2_SFT                     8
+#define RT5639_I2S_PD2_1                       (0x0 << 8)
+#define RT5639_I2S_PD2_2                       (0x1 << 8)
+#define RT5639_I2S_PD2_3                       (0x2 << 8)
+#define RT5639_I2S_PD2_4                       (0x3 << 8)
+#define RT5639_I2S_PD2_6                       (0x4 << 8)
+#define RT5639_I2S_PD2_8                       (0x5 << 8)
+#define RT5639_I2S_PD2_12                      (0x6 << 8)
+#define RT5639_I2S_PD2_16                      (0x7 << 8)
+#define RT5639_I2S_BCLK_MS3_MASK               (0x1 << 7)
+#define RT5639_I2S_BCLK_MS3_SFT                7
+#define RT5639_I2S_BCLK_MS3_32                 (0x0 << 7)
+#define RT5639_I2S_BCLK_MS3_64                 (0x1 << 7)
+#define RT5639_I2S_PD3_MASK                    (0x7 << 4)
+#define RT5639_I2S_PD3_SFT                     4
+#define RT5639_I2S_PD3_1                       (0x0 << 4)
+#define RT5639_I2S_PD3_2                       (0x1 << 4)
+#define RT5639_I2S_PD3_3                       (0x2 << 4)
+#define RT5639_I2S_PD3_4                       (0x3 << 4)
+#define RT5639_I2S_PD3_6                       (0x4 << 4)
+#define RT5639_I2S_PD3_8                       (0x5 << 4)
+#define RT5639_I2S_PD3_12                      (0x6 << 4)
+#define RT5639_I2S_PD3_16                      (0x7 << 4)
+#define RT5639_DAC_OSR_MASK                    (0x3 << 2)
+#define RT5639_DAC_OSR_SFT                     2
+#define RT5639_DAC_OSR_128                     (0x0 << 2)
+#define RT5639_DAC_OSR_64                      (0x1 << 2)
+#define RT5639_DAC_OSR_32                      (0x2 << 2)
+#define RT5639_DAC_OSR_16                      (0x3 << 2)
+#define RT5639_ADC_OSR_MASK                    (0x3)
+#define RT5639_ADC_OSR_SFT                     0
+#define RT5639_ADC_OSR_128                     (0x0)
+#define RT5639_ADC_OSR_64                      (0x1)
+#define RT5639_ADC_OSR_32                      (0x2)
+#define RT5639_ADC_OSR_16                      (0x3)
+
+/* ADC/DAC Clock Control 2 (0x74) */
+#define RT5639_DAC_L_OSR_MASK                  (0x3 << 14)
+#define RT5639_DAC_L_OSR_SFT                   14
+#define RT5639_DAC_L_OSR_128                   (0x0 << 14)
+#define RT5639_DAC_L_OSR_64                    (0x1 << 14)
+#define RT5639_DAC_L_OSR_32                    (0x2 << 14)
+#define RT5639_DAC_L_OSR_16                    (0x3 << 14)
+#define RT5639_ADC_R_OSR_MASK                  (0x3 << 12)
+#define RT5639_ADC_R_OSR_SFT                   12
+#define RT5639_ADC_R_OSR_128                   (0x0 << 12)
+#define RT5639_ADC_R_OSR_64                    (0x1 << 12)
+#define RT5639_ADC_R_OSR_32                    (0x2 << 12)
+#define RT5639_ADC_R_OSR_16                    (0x3 << 12)
+#define RT5639_DAHPF_EN                        (0x1 << 11)
+#define RT5639_DAHPF_EN_SFT                    11
+#define RT5639_ADHPF_EN                        (0x1 << 10)
+#define RT5639_ADHPF_EN_SFT                    10
+
+/* Digital Microphone Control (0x75) */
+#define RT5639_DMIC_1_EN_MASK                  (0x1 << 15)
+#define RT5639_DMIC_1_EN_SFT                   15
+#define RT5639_DMIC_1_DIS                      (0x0 << 15)
+#define RT5639_DMIC_1_EN                       (0x1 << 15)
+#define RT5639_DMIC_2_EN_MASK                  (0x1 << 14)
+#define RT5639_DMIC_2_EN_SFT                   14
+#define RT5639_DMIC_2_DIS                      (0x0 << 14)
+#define RT5639_DMIC_2_EN                       (0x1 << 14)
+#define RT5639_DMIC_1L_LH_MASK         (0x1 << 13)
+#define RT5639_DMIC_1L_LH_SFT                  13
+#define RT5639_DMIC_1L_LH_FALLING              (0x0 << 13)
+#define RT5639_DMIC_1L_LH_RISING               (0x1 << 13)
+#define RT5639_DMIC_1R_LH_MASK         (0x1 << 12)
+#define RT5639_DMIC_1R_LH_SFT                  12
+#define RT5639_DMIC_1R_LH_FALLING              (0x0 << 12)
+#define RT5639_DMIC_1R_LH_RISING               (0x1 << 12)
+#define RT5639_DMIC_1_DP_MASK                  (0x1 << 11)
+#define RT5639_DMIC_1_DP_SFT                   11
+#define RT5639_DMIC_1_DP_GPIO3                 (0x0 << 11)
+#define RT5639_DMIC_1_DP_IN1P                  (0x1 << 11)
+#define RT5639_DMIC_2_DP_MASK                  (0x1 << 10)
+#define RT5639_DMIC_2_DP_SFT                   10
+#define RT5639_DMIC_2_DP_GPIO4                 (0x0 << 10)
+#define RT5639_DMIC_2_DP_IN1N                  (0x1 << 10)
+#define RT5639_DMIC_2L_LH_MASK         (0x1 << 9)
+#define RT5639_DMIC_2L_LH_SFT                  9
+#define RT5639_DMIC_2L_LH_FALLING              (0x0 << 9)
+#define RT5639_DMIC_2L_LH_RISING               (0x1 << 9)
+#define RT5639_DMIC_2R_LH_MASK         (0x1 << 8)
+#define RT5639_DMIC_2R_LH_SFT                  8
+#define RT5639_DMIC_2R_LH_FALLING              (0x0 << 8)
+#define RT5639_DMIC_2R_LH_RISING               (0x1 << 8)
+#define RT5639_DMIC_CLK_MASK                   (0x7 << 5)
+#define RT5639_DMIC_CLK_SFT                    5
+
+/* Global Clock Control (0x80) */
+#define RT5639_SCLK_SRC_MASK                   (0x3 << 14)
+#define RT5639_SCLK_SRC_SFT                    14
+#define RT5639_SCLK_SRC_MCLK                   (0x0 << 14)
+#define RT5639_SCLK_SRC_PLL1                   (0x1 << 14)
+#define RT5639_SCLK_SRC_RCCLK                  (0x2 << 14) /* 15MHz */
+#define RT5639_PLL1_SRC_MASK                   (0x3 << 12)
+#define RT5639_PLL1_SRC_SFT                    12
+#define RT5639_PLL1_SRC_MCLK                   (0x0 << 12)
+#define RT5639_PLL1_SRC_BCLK1                  (0x1 << 12)
+#define RT5639_PLL1_SRC_BCLK2                  (0x2 << 12)
+#define RT5639_PLL1_SRC_BCLK3                  (0x3 << 12)
+#define RT5639_PLL1_PD_MASK                    (0x1 << 3)
+#define RT5639_PLL1_PD_SFT                     3
+#define RT5639_PLL1_PD_1                       (0x0 << 3)
+#define RT5639_PLL1_PD_2                       (0x1 << 3)
+
+#define RT5639_PLL_INP_MAX                     40000000
+#define RT5639_PLL_INP_MIN                     256000
+/* PLL M/N/K Code Control 1 (0x81) */
+#define RT5639_PLL_N_MAX                       0x1ff
+#define RT5639_PLL_N_MASK                      (RT5639_PLL_N_MAX << 7)
+#define RT5639_PLL_N_SFT                       7
+#define RT5639_PLL_K_MAX                       0x1f
+#define RT5639_PLL_K_MASK                      (RT5639_PLL_K_MAX)
+#define RT5639_PLL_K_SFT                       0
+
+/* PLL M/N/K Code Control 2 (0x82) */
+#define RT5639_PLL_M_MAX                       0xf
+#define RT5639_PLL_M_MASK                      (RT5639_PLL_M_MAX << 12)
+#define RT5639_PLL_M_SFT                       12
+#define RT5639_PLL_M_BP                                (0x1 << 11)
+#define RT5639_PLL_M_BP_SFT                    11
+
+/* ASRC Control 1 (0x83) */
+#define RT5639_STO_T_MASK                      (0x1 << 15)
+#define RT5639_STO_T_SFT                       15
+#define RT5639_STO_T_SCLK                      (0x0 << 15)
+#define RT5639_STO_T_LRCK1                     (0x1 << 15)
+#define RT5639_M1_T_MASK                       (0x1 << 14)
+#define RT5639_M1_T_SFT                                14
+#define RT5639_M1_T_I2S2                       (0x0 << 14)
+#define RT5639_M1_T_I2S2_D3                    (0x1 << 14)
+#define RT5639_I2S2_F_MASK                     (0x1 << 12)
+#define RT5639_I2S2_F_SFT                      12
+#define RT5639_I2S2_F_I2S2_D2                  (0x0 << 12)
+#define RT5639_I2S2_F_I2S1_TCLK                        (0x1 << 12)
+#define RT5639_DMIC_1_M_MASK                   (0x1 << 9)
+#define RT5639_DMIC_1_M_SFT                    9
+#define RT5639_DMIC_1_M_NOR                    (0x0 << 9)
+#define RT5639_DMIC_1_M_ASYN                   (0x1 << 9)
+#define RT5639_DMIC_2_M_MASK                   (0x1 << 8)
+#define RT5639_DMIC_2_M_SFT                    8
+#define RT5639_DMIC_2_M_NOR                    (0x0 << 8)
+#define RT5639_DMIC_2_M_ASYN                   (0x1 << 8)
+
+/* ASRC Control 2 (0x84) */
+#define RT5639_MDA_L_M_MASK                    (0x1 << 15)
+#define RT5639_MDA_L_M_SFT                     15
+#define RT5639_MDA_L_M_NOR                     (0x0 << 15)
+#define RT5639_MDA_L_M_ASYN                    (0x1 << 15)
+#define RT5639_MDA_R_M_MASK                    (0x1 << 14)
+#define RT5639_MDA_R_M_SFT                     14
+#define RT5639_MDA_R_M_NOR                     (0x0 << 14)
+#define RT5639_MDA_R_M_ASYN                    (0x1 << 14)
+#define RT5639_MAD_L_M_MASK                    (0x1 << 13)
+#define RT5639_MAD_L_M_SFT                     13
+#define RT5639_MAD_L_M_NOR                     (0x0 << 13)
+#define RT5639_MAD_L_M_ASYN                    (0x1 << 13)
+#define RT5639_MAD_R_M_MASK                    (0x1 << 12)
+#define RT5639_MAD_R_M_SFT                     12
+#define RT5639_MAD_R_M_NOR                     (0x0 << 12)
+#define RT5639_MAD_R_M_ASYN                    (0x1 << 12)
+#define RT5639_ADC_M_MASK                      (0x1 << 11)
+#define RT5639_ADC_M_SFT                       11
+#define RT5639_ADC_M_NOR                       (0x0 << 11)
+#define RT5639_ADC_M_ASYN                      (0x1 << 11)
+#define RT5639_STO_DAC_M_MASK                  (0x1 << 5)
+#define RT5639_STO_DAC_M_SFT                   5
+#define RT5639_STO_DAC_M_NOR                   (0x0 << 5)
+#define RT5639_STO_DAC_M_ASYN                  (0x1 << 5)
+#define RT5639_I2S1_R_D_MASK                   (0x1 << 4)
+#define RT5639_I2S1_R_D_SFT                    4
+#define RT5639_I2S1_R_D_DIS                    (0x0 << 4)
+#define RT5639_I2S1_R_D_EN                     (0x1 << 4)
+#define RT5639_I2S2_R_D_MASK                   (0x1 << 3)
+#define RT5639_I2S2_R_D_SFT                    3
+#define RT5639_I2S2_R_D_DIS                    (0x0 << 3)
+#define RT5639_I2S2_R_D_EN                     (0x1 << 3)
+#define RT5639_PRE_SCLK_MASK                   (0x3)
+#define RT5639_PRE_SCLK_SFT                    0
+#define RT5639_PRE_SCLK_512                    (0x0)
+#define RT5639_PRE_SCLK_1024                   (0x1)
+#define RT5639_PRE_SCLK_2048                   (0x2)
+
+/* ASRC Control 3 (0x85) */
+#define RT5639_I2S1_RATE_MASK                  (0xf << 12)
+#define RT5639_I2S1_RATE_SFT                   12
+#define RT5639_I2S2_RATE_MASK                  (0xf << 8)
+#define RT5639_I2S2_RATE_SFT                   8
+
+/* ASRC Control 4 (0x89) */
+#define RT5639_I2S1_PD_MASK                    (0x7 << 12)
+#define RT5639_I2S1_PD_SFT                     12
+#define RT5639_I2S2_PD_MASK                    (0x7 << 8)
+#define RT5639_I2S2_PD_SFT                     8
+
+/* HPOUT Over Current Detection (0x8b) */
+#define RT5639_HP_OVCD_MASK                    (0x1 << 10)
+#define RT5639_HP_OVCD_SFT                     10
+#define RT5639_HP_OVCD_DIS                     (0x0 << 10)
+#define RT5639_HP_OVCD_EN                      (0x1 << 10)
+#define RT5639_HP_OC_TH_MASK                   (0x3 << 8)
+#define RT5639_HP_OC_TH_SFT                    8
+#define RT5639_HP_OC_TH_90                     (0x0 << 8)
+#define RT5639_HP_OC_TH_105                    (0x1 << 8)
+#define RT5639_HP_OC_TH_120                    (0x2 << 8)
+#define RT5639_HP_OC_TH_135                    (0x3 << 8)
+
+/* Class D Over Current Control (0x8c) */
+#define RT5639_CLSD_OC_MASK                    (0x1 << 9)
+#define RT5639_CLSD_OC_SFT                     9
+#define RT5639_CLSD_OC_PU                      (0x0 << 9)
+#define RT5639_CLSD_OC_PD                      (0x1 << 9)
+#define RT5639_AUTO_PD_MASK                    (0x1 << 8)
+#define RT5639_AUTO_PD_SFT                     8
+#define RT5639_AUTO_PD_DIS                     (0x0 << 8)
+#define RT5639_AUTO_PD_EN                      (0x1 << 8)
+#define RT5639_CLSD_OC_TH_MASK         (0x3f)
+#define RT5639_CLSD_OC_TH_SFT                  0
+
+/* Class D Output Control (0x8d) */
+#define RT5639_CLSD_RATIO_MASK         (0xf << 12)
+#define RT5639_CLSD_RATIO_SFT                  12
+#define RT5639_CLSD_OM_MASK                    (0x1 << 11)
+#define RT5639_CLSD_OM_SFT                     11
+#define RT5639_CLSD_OM_MONO                    (0x0 << 11)
+#define RT5639_CLSD_OM_STO                     (0x1 << 11)
+#define RT5639_CLSD_SCH_MASK                   (0x1 << 10)
+#define RT5639_CLSD_SCH_SFT                    10
+#define RT5639_CLSD_SCH_L                      (0x0 << 10)
+#define RT5639_CLSD_SCH_S                      (0x1 << 10)
+
+/* Depop Mode Control 1 (0x8e) */
+#define RT5639_SMT_TRIG_MASK                   (0x1 << 15)
+#define RT5639_SMT_TRIG_SFT                    15
+#define RT5639_SMT_TRIG_DIS                    (0x0 << 15)
+#define RT5639_SMT_TRIG_EN                     (0x1 << 15)
+#define RT5639_HP_L_SMT_MASK                   (0x1 << 9)
+#define RT5639_HP_L_SMT_SFT                    9
+#define RT5639_HP_L_SMT_DIS                    (0x0 << 9)
+#define RT5639_HP_L_SMT_EN                     (0x1 << 9)
+#define RT5639_HP_R_SMT_MASK                   (0x1 << 8)
+#define RT5639_HP_R_SMT_SFT                    8
+#define RT5639_HP_R_SMT_DIS                    (0x0 << 8)
+#define RT5639_HP_R_SMT_EN                     (0x1 << 8)
+#define RT5639_HP_CD_PD_MASK                   (0x1 << 7)
+#define RT5639_HP_CD_PD_SFT                    7
+#define RT5639_HP_CD_PD_DIS                    (0x0 << 7)
+#define RT5639_HP_CD_PD_EN                     (0x1 << 7)
+#define RT5639_RSTN_MASK                       (0x1 << 6)
+#define RT5639_RSTN_SFT                                6
+#define RT5639_RSTN_DIS                                (0x0 << 6)
+#define RT5639_RSTN_EN                         (0x1 << 6)
+#define RT5639_RSTP_MASK                       (0x1 << 5)
+#define RT5639_RSTP_SFT                                5
+#define RT5639_RSTP_DIS                                (0x0 << 5)
+#define RT5639_RSTP_EN                         (0x1 << 5)
+#define RT5639_HP_CO_MASK                      (0x1 << 4)
+#define RT5639_HP_CO_SFT                       4
+#define RT5639_HP_CO_DIS                       (0x0 << 4)
+#define RT5639_HP_CO_EN                        (0x1 << 4)
+#define RT5639_HP_CP_MASK                      (0x1 << 3)
+#define RT5639_HP_CP_SFT                       3
+#define RT5639_HP_CP_PD                        (0x0 << 3)
+#define RT5639_HP_CP_PU                        (0x1 << 3)
+#define RT5639_HP_SG_MASK                      (0x1 << 2)
+#define RT5639_HP_SG_SFT                       2
+#define RT5639_HP_SG_DIS                       (0x0 << 2)
+#define RT5639_HP_SG_EN                        (0x1 << 2)
+#define RT5639_HP_DP_MASK                      (0x1 << 1)
+#define RT5639_HP_DP_SFT                       1
+#define RT5639_HP_DP_PD                        (0x0 << 1)
+#define RT5639_HP_DP_PU                        (0x1 << 1)
+#define RT5639_HP_CB_MASK                      (0x1)
+#define RT5639_HP_CB_SFT                       0
+#define RT5639_HP_CB_PD                        (0x0)
+#define RT5639_HP_CB_PU                        (0x1)
+
+/* Depop Mode Control 2 (0x8f) */
+#define RT5639_DEPOP_MASK                      (0x1 << 13)
+#define RT5639_DEPOP_SFT                       13
+#define RT5639_DEPOP_AUTO                      (0x0 << 13)
+#define RT5639_DEPOP_MAN                       (0x1 << 13)
+#define RT5639_RAMP_MASK                       (0x1 << 12)
+#define RT5639_RAMP_SFT                        12
+#define RT5639_RAMP_DIS                                (0x0 << 12)
+#define RT5639_RAMP_EN                         (0x1 << 12)
+#define RT5639_BPS_MASK                        (0x1 << 11)
+#define RT5639_BPS_SFT                         11
+#define RT5639_BPS_DIS                         (0x0 << 11)
+#define RT5639_BPS_EN                          (0x1 << 11)
+#define RT5639_FAST_UPDN_MASK                  (0x1 << 10)
+#define RT5639_FAST_UPDN_SFT                   10
+#define RT5639_FAST_UPDN_DIS                   (0x0 << 10)
+#define RT5639_FAST_UPDN_EN                    (0x1 << 10)
+#define RT5639_MRES_MASK                       (0x3 << 8)
+#define RT5639_MRES_SFT                                8
+#define RT5639_MRES_15MO                       (0x0 << 8)
+#define RT5639_MRES_25MO                       (0x1 << 8)
+#define RT5639_MRES_35MO                       (0x2 << 8)
+#define RT5639_MRES_45MO                       (0x3 << 8)
+#define RT5639_VLO_MASK                        (0x1 << 7)
+#define RT5639_VLO_SFT                         7
+#define RT5639_VLO_3V                          (0x0 << 7)
+#define RT5639_VLO_32V                         (0x1 << 7)
+#define RT5639_DIG_DP_MASK                     (0x1 << 6)
+#define RT5639_DIG_DP_SFT                      6
+#define RT5639_DIG_DP_DIS                      (0x0 << 6)
+#define RT5639_DIG_DP_EN                       (0x1 << 6)
+#define RT5639_DP_TH_MASK                      (0x3 << 4)
+#define RT5639_DP_TH_SFT                       4
+
+/* Depop Mode Control 3 (0x90) */
+#define RT5639_CP_SYS_MASK                     (0x7 << 12)
+#define RT5639_CP_SYS_SFT                      12
+#define RT5639_CP_FQ1_MASK                     (0x7 << 8)
+#define RT5639_CP_FQ1_SFT                      8
+#define RT5639_CP_FQ2_MASK                     (0x7 << 4)
+#define RT5639_CP_FQ2_SFT                      4
+#define RT5639_CP_FQ3_MASK                     (0x7)
+#define RT5639_CP_FQ3_SFT                      0
+#define RT5639_CP_FQ_1_5_KHZ                   0
+#define RT5639_CP_FQ_3_KHZ                     1
+#define RT5639_CP_FQ_6_KHZ                     2
+#define RT5639_CP_FQ_12_KHZ                    3
+#define RT5639_CP_FQ_24_KHZ                    4
+#define RT5639_CP_FQ_48_KHZ                    5
+#define RT5639_CP_FQ_96_KHZ                    6
+#define RT5639_CP_FQ_192_KHZ                   7
+
+/* HPOUT charge pump (0x91) */
+#define RT5639_OSW_L_MASK                      (0x1 << 11)
+#define RT5639_OSW_L_SFT                       11
+#define RT5639_OSW_L_DIS                       (0x0 << 11)
+#define RT5639_OSW_L_EN                        (0x1 << 11)
+#define RT5639_OSW_R_MASK                      (0x1 << 10)
+#define RT5639_OSW_R_SFT                       10
+#define RT5639_OSW_R_DIS                       (0x0 << 10)
+#define RT5639_OSW_R_EN                        (0x1 << 10)
+#define RT5639_PM_HP_MASK                      (0x3 << 8)
+#define RT5639_PM_HP_SFT                       8
+#define RT5639_PM_HP_LV                        (0x0 << 8)
+#define RT5639_PM_HP_MV                        (0x1 << 8)
+#define RT5639_PM_HP_HV                        (0x2 << 8)
+#define RT5639_IB_HP_MASK                      (0x3 << 6)
+#define RT5639_IB_HP_SFT                       6
+#define RT5639_IB_HP_125IL                     (0x0 << 6)
+#define RT5639_IB_HP_25IL                      (0x1 << 6)
+#define RT5639_IB_HP_5IL                       (0x2 << 6)
+#define RT5639_IB_HP_1IL                       (0x3 << 6)
+
+/* PV detection and SPK gain control (0x92) */
+#define RT5639_PVDD_DET_MASK                   (0x1 << 15)
+#define RT5639_PVDD_DET_SFT                    15
+#define RT5639_PVDD_DET_DIS                    (0x0 << 15)
+#define RT5639_PVDD_DET_EN                     (0x1 << 15)
+#define RT5639_SPK_AG_MASK                     (0x1 << 14)
+#define RT5639_SPK_AG_SFT                      14
+#define RT5639_SPK_AG_DIS                      (0x0 << 14)
+#define RT5639_SPK_AG_EN                       (0x1 << 14)
+
+/* Micbias Control (0x93) */
+#define RT5639_MIC1_BS_MASK                    (0x1 << 15)
+#define RT5639_MIC1_BS_SFT                     15
+#define RT5639_MIC1_BS_9AV                     (0x0 << 15)
+#define RT5639_MIC1_BS_75AV                    (0x1 << 15)
+#define RT5639_MIC2_BS_MASK                    (0x1 << 14)
+#define RT5639_MIC2_BS_SFT                     14
+#define RT5639_MIC2_BS_9AV                     (0x0 << 14)
+#define RT5639_MIC2_BS_75AV                    (0x1 << 14)
+#define RT5639_MIC1_CLK_MASK                   (0x1 << 13)
+#define RT5639_MIC1_CLK_SFT                    13
+#define RT5639_MIC1_CLK_DIS                    (0x0 << 13)
+#define RT5639_MIC1_CLK_EN                     (0x1 << 13)
+#define RT5639_MIC2_CLK_MASK                   (0x1 << 12)
+#define RT5639_MIC2_CLK_SFT                    12
+#define RT5639_MIC2_CLK_DIS                    (0x0 << 12)
+#define RT5639_MIC2_CLK_EN                     (0x1 << 12)
+#define RT5639_MIC1_OVCD_MASK                  (0x1 << 11)
+#define RT5639_MIC1_OVCD_SFT                   11
+#define RT5639_MIC1_OVCD_DIS                   (0x0 << 11)
+#define RT5639_MIC1_OVCD_EN                    (0x1 << 11)
+#define RT5639_MIC1_OVTH_MASK                  (0x3 << 9)
+#define RT5639_MIC1_OVTH_SFT                   9
+#define RT5639_MIC1_OVTH_600UA         (0x0 << 9)
+#define RT5639_MIC1_OVTH_1500UA                (0x1 << 9)
+#define RT5639_MIC1_OVTH_2000UA                (0x2 << 9)
+#define RT5639_MIC2_OVCD_MASK                  (0x1 << 8)
+#define RT5639_MIC2_OVCD_SFT                   8
+#define RT5639_MIC2_OVCD_DIS                   (0x0 << 8)
+#define RT5639_MIC2_OVCD_EN                    (0x1 << 8)
+#define RT5639_MIC2_OVTH_MASK                  (0x3 << 6)
+#define RT5639_MIC2_OVTH_SFT                   6
+#define RT5639_MIC2_OVTH_600UA         (0x0 << 6)
+#define RT5639_MIC2_OVTH_1500UA                (0x1 << 6)
+#define RT5639_MIC2_OVTH_2000UA                (0x2 << 6)
+#define RT5639_PWR_MB_MASK                     (0x1 << 5)
+#define RT5639_PWR_MB_SFT                      5
+#define RT5639_PWR_MB_PD                       (0x0 << 5)
+#define RT5639_PWR_MB_PU                       (0x1 << 5)
+#define RT5639_PWR_CLK25M_MASK         (0x1 << 4)
+#define RT5639_PWR_CLK25M_SFT                  4
+#define RT5639_PWR_CLK25M_PD                   (0x0 << 4)
+#define RT5639_PWR_CLK25M_PU                   (0x1 << 4)
+
+/* EQ Control 1 (0xb0) */
+#define RT5639_EQ_SRC_MASK                     (0x1 << 15)
+#define RT5639_EQ_SRC_SFT                      15
+#define RT5639_EQ_SRC_DAC                      (0x0 << 15)
+#define RT5639_EQ_SRC_ADC                      (0x1 << 15)
+#define RT5639_EQ_UPD                          (0x1 << 14)
+#define RT5639_EQ_UPD_BIT                      14
+#define RT5639_EQ_CD_MASK                      (0x1 << 13)
+#define RT5639_EQ_CD_SFT                       13
+#define RT5639_EQ_CD_DIS                       (0x0 << 13)
+#define RT5639_EQ_CD_EN                        (0x1 << 13)
+#define RT5639_EQ_DITH_MASK                    (0x3 << 8)
+#define RT5639_EQ_DITH_SFT                     8
+#define RT5639_EQ_DITH_NOR                     (0x0 << 8)
+#define RT5639_EQ_DITH_LSB                     (0x1 << 8)
+#define RT5639_EQ_DITH_LSB_1                   (0x2 << 8)
+#define RT5639_EQ_DITH_LSB_2                   (0x3 << 8)
+
+/* EQ Control 2 (0xb1) */
+#define RT5639_EQ_HPF1_M_MASK                  (0x1 << 8)
+#define RT5639_EQ_HPF1_M_SFT                   8
+#define RT5639_EQ_HPF1_M_HI                    (0x0 << 8)
+#define RT5639_EQ_HPF1_M_1ST                   (0x1 << 8)
+#define RT5639_EQ_LPF1_M_MASK                  (0x1 << 7)
+#define RT5639_EQ_LPF1_M_SFT                   7
+#define RT5639_EQ_LPF1_M_LO                    (0x0 << 7)
+#define RT5639_EQ_LPF1_M_1ST                   (0x1 << 7)
+#define RT5639_EQ_HPF2_MASK                    (0x1 << 6)
+#define RT5639_EQ_HPF2_SFT                     6
+#define RT5639_EQ_HPF2_DIS                     (0x0 << 6)
+#define RT5639_EQ_HPF2_EN                      (0x1 << 6)
+#define RT5639_EQ_HPF1_MASK                    (0x1 << 5)
+#define RT5639_EQ_HPF1_SFT                     5
+#define RT5639_EQ_HPF1_DIS                     (0x0 << 5)
+#define RT5639_EQ_HPF1_EN                      (0x1 << 5)
+#define RT5639_EQ_BPF4_MASK                    (0x1 << 4)
+#define RT5639_EQ_BPF4_SFT                     4
+#define RT5639_EQ_BPF4_DIS                     (0x0 << 4)
+#define RT5639_EQ_BPF4_EN                      (0x1 << 4)
+#define RT5639_EQ_BPF3_MASK                    (0x1 << 3)
+#define RT5639_EQ_BPF3_SFT                     3
+#define RT5639_EQ_BPF3_DIS                     (0x0 << 3)
+#define RT5639_EQ_BPF3_EN                      (0x1 << 3)
+#define RT5639_EQ_BPF2_MASK                    (0x1 << 2)
+#define RT5639_EQ_BPF2_SFT                     2
+#define RT5639_EQ_BPF2_DIS                     (0x0 << 2)
+#define RT5639_EQ_BPF2_EN                      (0x1 << 2)
+#define RT5639_EQ_BPF1_MASK                    (0x1 << 1)
+#define RT5639_EQ_BPF1_SFT                     1
+#define RT5639_EQ_BPF1_DIS                     (0x0 << 1)
+#define RT5639_EQ_BPF1_EN                      (0x1 << 1)
+#define RT5639_EQ_LPF_MASK                     (0x1)
+#define RT5639_EQ_LPF_SFT                      0
+#define RT5639_EQ_LPF_DIS                      (0x0)
+#define RT5639_EQ_LPF_EN                       (0x1)
+#define RT5639_EQ_CTRL_MASK                    (0x7f)
+
+/* Memory Test (0xb2) */
+#define RT5639_MT_MASK                         (0x1 << 15)
+#define RT5639_MT_SFT                          15
+#define RT5639_MT_DIS                          (0x0 << 15)
+#define RT5639_MT_EN                           (0x1 << 15)
+
+/* DRC/AGC Control 1 (0xb4) */
+#define RT5639_DRC_AGC_P_MASK                  (0x1 << 15)
+#define RT5639_DRC_AGC_P_SFT                   15
+#define RT5639_DRC_AGC_P_DAC                   (0x0 << 15)
+#define RT5639_DRC_AGC_P_ADC                   (0x1 << 15)
+#define RT5639_DRC_AGC_MASK                    (0x1 << 14)
+#define RT5639_DRC_AGC_SFT                     14
+#define RT5639_DRC_AGC_DIS                     (0x0 << 14)
+#define RT5639_DRC_AGC_EN                      (0x1 << 14)
+#define RT5639_DRC_AGC_UPD                     (0x1 << 13)
+#define RT5639_DRC_AGC_UPD_BIT         13
+#define RT5639_DRC_AGC_AR_MASK         (0x1f << 8)
+#define RT5639_DRC_AGC_AR_SFT                  8
+#define RT5639_DRC_AGC_R_MASK                  (0x7 << 5)
+#define RT5639_DRC_AGC_R_SFT                   5
+#define RT5639_DRC_AGC_R_48K                   (0x1 << 5)
+#define RT5639_DRC_AGC_R_96K                   (0x2 << 5)
+#define RT5639_DRC_AGC_R_192K                  (0x3 << 5)
+#define RT5639_DRC_AGC_R_441K                  (0x5 << 5)
+#define RT5639_DRC_AGC_R_882K                  (0x6 << 5)
+#define RT5639_DRC_AGC_R_1764K         (0x7 << 5)
+#define RT5639_DRC_AGC_RC_MASK         (0x1f)
+#define RT5639_DRC_AGC_RC_SFT                  0
+
+/* DRC/AGC Control 2 (0xb5) */
+#define RT5639_DRC_AGC_POB_MASK                (0x3f << 8)
+#define RT5639_DRC_AGC_POB_SFT         8
+#define RT5639_DRC_AGC_CP_MASK         (0x1 << 7)
+#define RT5639_DRC_AGC_CP_SFT                  7
+#define RT5639_DRC_AGC_CP_DIS                  (0x0 << 7)
+#define RT5639_DRC_AGC_CP_EN                   (0x1 << 7)
+#define RT5639_DRC_AGC_CPR_MASK                (0x3 << 5)
+#define RT5639_DRC_AGC_CPR_SFT         5
+#define RT5639_DRC_AGC_CPR_1_1         (0x0 << 5)
+#define RT5639_DRC_AGC_CPR_1_2         (0x1 << 5)
+#define RT5639_DRC_AGC_CPR_1_3         (0x2 << 5)
+#define RT5639_DRC_AGC_CPR_1_4         (0x3 << 5)
+#define RT5639_DRC_AGC_PRB_MASK                (0x1f)
+#define RT5639_DRC_AGC_PRB_SFT         0
+
+/* DRC/AGC Control 3 (0xb6) */
+#define RT5639_DRC_AGC_NGB_MASK                (0xf << 12)
+#define RT5639_DRC_AGC_NGB_SFT         12
+#define RT5639_DRC_AGC_TAR_MASK                (0x1f << 7)
+#define RT5639_DRC_AGC_TAR_SFT         7
+#define RT5639_DRC_AGC_NG_MASK         (0x1 << 6)
+#define RT5639_DRC_AGC_NG_SFT                  6
+#define RT5639_DRC_AGC_NG_DIS                  (0x0 << 6)
+#define RT5639_DRC_AGC_NG_EN                   (0x1 << 6)
+#define RT5639_DRC_AGC_NGH_MASK                (0x1 << 5)
+#define RT5639_DRC_AGC_NGH_SFT         5
+#define RT5639_DRC_AGC_NGH_DIS         (0x0 << 5)
+#define RT5639_DRC_AGC_NGH_EN                  (0x1 << 5)
+#define RT5639_DRC_AGC_NGT_MASK                (0x1f)
+#define RT5639_DRC_AGC_NGT_SFT         0
+
+/* ANC Control 1 (0xb8) */
+#define RT5639_ANC_M_MASK                      (0x1 << 15)
+#define RT5639_ANC_M_SFT                       15
+#define RT5639_ANC_M_NOR                       (0x0 << 15)
+#define RT5639_ANC_M_REV                       (0x1 << 15)
+#define RT5639_ANC_MASK                        (0x1 << 14)
+#define RT5639_ANC_SFT                         14
+#define RT5639_ANC_DIS                         (0x0 << 14)
+#define RT5639_ANC_EN                          (0x1 << 14)
+#define RT5639_ANC_MD_MASK                     (0x3 << 12)
+#define RT5639_ANC_MD_SFT                      12
+#define RT5639_ANC_MD_DIS                      (0x0 << 12)
+#define RT5639_ANC_MD_67MS                     (0x1 << 12)
+#define RT5639_ANC_MD_267MS                    (0x2 << 12)
+#define RT5639_ANC_MD_1067MS                   (0x3 << 12)
+#define RT5639_ANC_SN_MASK                     (0x1 << 11)
+#define RT5639_ANC_SN_SFT                      11
+#define RT5639_ANC_SN_DIS                      (0x0 << 11)
+#define RT5639_ANC_SN_EN                       (0x1 << 11)
+#define RT5639_ANC_CLK_MASK                    (0x1 << 10)
+#define RT5639_ANC_CLK_SFT                     10
+#define RT5639_ANC_CLK_ANC                     (0x0 << 10)
+#define RT5639_ANC_CLK_REG                     (0x1 << 10)
+#define RT5639_ANC_ZCD_MASK                    (0x3 << 8)
+#define RT5639_ANC_ZCD_SFT                     8
+#define RT5639_ANC_ZCD_DIS                     (0x0 << 8)
+#define RT5639_ANC_ZCD_T1                      (0x1 << 8)
+#define RT5639_ANC_ZCD_T2                      (0x2 << 8)
+#define RT5639_ANC_ZCD_WT                      (0x3 << 8)
+#define RT5639_ANC_CS_MASK                     (0x1 << 7)
+#define RT5639_ANC_CS_SFT                      7
+#define RT5639_ANC_CS_DIS                      (0x0 << 7)
+#define RT5639_ANC_CS_EN                       (0x1 << 7)
+#define RT5639_ANC_SW_MASK                     (0x1 << 6)
+#define RT5639_ANC_SW_SFT                      6
+#define RT5639_ANC_SW_NOR                      (0x0 << 6)
+#define RT5639_ANC_SW_AUTO                     (0x1 << 6)
+#define RT5639_ANC_CO_L_MASK                   (0x3f)
+#define RT5639_ANC_CO_L_SFT                    0
+
+/* ANC Control 2 (0xb6) */
+#define RT5639_ANC_FG_R_MASK                   (0xf << 12)
+#define RT5639_ANC_FG_R_SFT                    12
+#define RT5639_ANC_FG_L_MASK                   (0xf << 8)
+#define RT5639_ANC_FG_L_SFT                    8
+#define RT5639_ANC_CG_R_MASK                   (0xf << 4)
+#define RT5639_ANC_CG_R_SFT                    4
+#define RT5639_ANC_CG_L_MASK                   (0xf)
+#define RT5639_ANC_CG_L_SFT                    0
+
+/* ANC Control 3 (0xb6) */
+#define RT5639_ANC_CD_MASK                     (0x1 << 6)
+#define RT5639_ANC_CD_SFT                      6
+#define RT5639_ANC_CD_BOTH                     (0x0 << 6)
+#define RT5639_ANC_CD_IND                      (0x1 << 6)
+#define RT5639_ANC_CO_R_MASK                   (0x3f)
+#define RT5639_ANC_CO_R_SFT                    0
+
+/* Jack Detect Control (0xbb) */
+#define RT5639_JD_MASK                         (0x7 << 13)
+#define RT5639_JD_SFT                          13
+#define RT5639_JD_DIS                          (0x0 << 13)
+#define RT5639_JD_GPIO1                                (0x1 << 13)
+#define RT5639_JD_JD1_IN4P                     (0x2 << 13)
+#define RT5639_JD_JD2_IN4N                     (0x3 << 13)
+#define RT5639_JD_GPIO2                                (0x4 << 13)
+#define RT5639_JD_GPIO3                                (0x5 << 13)
+#define RT5639_JD_GPIO4                                (0x6 << 13)
+#define RT5639_JD_HP_MASK                      (0x1 << 11)
+#define RT5639_JD_HP_SFT                       11
+#define RT5639_JD_HP_DIS                       (0x0 << 11)
+#define RT5639_JD_HP_EN                                (0x1 << 11)
+#define RT5639_JD_HP_TRG_MASK                  (0x1 << 10)
+#define RT5639_JD_HP_TRG_SFT                   10
+#define RT5639_JD_HP_TRG_LO                    (0x0 << 10)
+#define RT5639_JD_HP_TRG_HI                    (0x1 << 10)
+#define RT5639_JD_SPL_MASK                     (0x1 << 9)
+#define RT5639_JD_SPL_SFT                      9
+#define RT5639_JD_SPL_DIS                      (0x0 << 9)
+#define RT5639_JD_SPL_EN                       (0x1 << 9)
+#define RT5639_JD_SPL_TRG_MASK                 (0x1 << 8)
+#define RT5639_JD_SPL_TRG_SFT                  8
+#define RT5639_JD_SPL_TRG_LO                   (0x0 << 8)
+#define RT5639_JD_SPL_TRG_HI                   (0x1 << 8)
+#define RT5639_JD_SPR_MASK                     (0x1 << 7)
+#define RT5639_JD_SPR_SFT                      7
+#define RT5639_JD_SPR_DIS                      (0x0 << 7)
+#define RT5639_JD_SPR_EN                       (0x1 << 7)
+#define RT5639_JD_SPR_TRG_MASK                 (0x1 << 6)
+#define RT5639_JD_SPR_TRG_SFT                  6
+#define RT5639_JD_SPR_TRG_LO                   (0x0 << 6)
+#define RT5639_JD_SPR_TRG_HI                   (0x1 << 6)
+#define RT5639_JD_MO_MASK                      (0x1 << 5)
+#define RT5639_JD_MO_SFT                       5
+#define RT5639_JD_MO_DIS                       (0x0 << 5)
+#define RT5639_JD_MO_EN                        (0x1 << 5)
+#define RT5639_JD_MO_TRG_MASK                  (0x1 << 4)
+#define RT5639_JD_MO_TRG_SFT                   4
+#define RT5639_JD_MO_TRG_LO                    (0x0 << 4)
+#define RT5639_JD_MO_TRG_HI                    (0x1 << 4)
+#define RT5639_JD_LO_MASK                      (0x1 << 3)
+#define RT5639_JD_LO_SFT                       3
+#define RT5639_JD_LO_DIS                       (0x0 << 3)
+#define RT5639_JD_LO_EN                                (0x1 << 3)
+#define RT5639_JD_LO_TRG_MASK                  (0x1 << 2)
+#define RT5639_JD_LO_TRG_SFT                   2
+#define RT5639_JD_LO_TRG_LO                    (0x0 << 2)
+#define RT5639_JD_LO_TRG_HI                    (0x1 << 2)
+#define RT5639_JD1_IN4P_MASK                   (0x1 << 1)
+#define RT5639_JD1_IN4P_SFT                    1
+#define RT5639_JD1_IN4P_DIS                    (0x0 << 1)
+#define RT5639_JD1_IN4P_EN                     (0x1 << 1)
+#define RT5639_JD2_IN4N_MASK                   (0x1)
+#define RT5639_JD2_IN4N_SFT                    0
+#define RT5639_JD2_IN4N_DIS                    (0x0)
+#define RT5639_JD2_IN4N_EN                     (0x1)
+
+/* Jack detect for ANC (0xbc) */
+#define RT5639_ANC_DET_MASK                    (0x3 << 4)
+#define RT5639_ANC_DET_SFT                     4
+#define RT5639_ANC_DET_DIS                     (0x0 << 4)
+#define RT5639_ANC_DET_MB1                     (0x1 << 4)
+#define RT5639_ANC_DET_MB2                     (0x2 << 4)
+#define RT5639_ANC_DET_JD                      (0x3 << 4)
+#define RT5639_AD_TRG_MASK                     (0x1 << 3)
+#define RT5639_AD_TRG_SFT                      3
+#define RT5639_AD_TRG_LO                       (0x0 << 3)
+#define RT5639_AD_TRG_HI                       (0x1 << 3)
+#define RT5639_ANCM_DET_MASK                   (0x3 << 4)
+#define RT5639_ANCM_DET_SFT                    4
+#define RT5639_ANCM_DET_DIS                    (0x0 << 4)
+#define RT5639_ANCM_DET_MB1                    (0x1 << 4)
+#define RT5639_ANCM_DET_MB2                    (0x2 << 4)
+#define RT5639_ANCM_DET_JD                     (0x3 << 4)
+#define RT5639_AMD_TRG_MASK                    (0x1 << 3)
+#define RT5639_AMD_TRG_SFT                     3
+#define RT5639_AMD_TRG_LO                      (0x0 << 3)
+#define RT5639_AMD_TRG_HI                      (0x1 << 3)
+
+/* IRQ Control 1 (0xbd) */
+#define RT5639_IRQ_JD_MASK                     (0x1 << 15)
+#define RT5639_IRQ_JD_SFT                      15
+#define RT5639_IRQ_JD_BP                       (0x0 << 15)
+#define RT5639_IRQ_JD_NOR                      (0x1 << 15)
+#define RT5639_IRQ_OT_MASK                     (0x1 << 14)
+#define RT5639_IRQ_OT_SFT                      14
+#define RT5639_IRQ_OT_BP                       (0x0 << 14)
+#define RT5639_IRQ_OT_NOR                      (0x1 << 14)
+#define RT5639_JD_STKY_MASK                    (0x1 << 13)
+#define RT5639_JD_STKY_SFT                     13
+#define RT5639_JD_STKY_DIS                     (0x0 << 13)
+#define RT5639_JD_STKY_EN                      (0x1 << 13)
+#define RT5639_OT_STKY_MASK                    (0x1 << 12)
+#define RT5639_OT_STKY_SFT                     12
+#define RT5639_OT_STKY_DIS                     (0x0 << 12)
+#define RT5639_OT_STKY_EN                      (0x1 << 12)
+#define RT5639_JD_P_MASK                       (0x1 << 11)
+#define RT5639_JD_P_SFT                                11
+#define RT5639_JD_P_NOR                                (0x0 << 11)
+#define RT5639_JD_P_INV                                (0x1 << 11)
+#define RT5639_OT_P_MASK                       (0x1 << 10)
+#define RT5639_OT_P_SFT                                10
+#define RT5639_OT_P_NOR                        (0x0 << 10)
+#define RT5639_OT_P_INV                                (0x1 << 10)
+
+/* IRQ Control 2 (0xbe) */
+#define RT5639_IRQ_MB1_OC_MASK         (0x1 << 15)
+#define RT5639_IRQ_MB1_OC_SFT                  15
+#define RT5639_IRQ_MB1_OC_BP                   (0x0 << 15)
+#define RT5639_IRQ_MB1_OC_NOR                  (0x1 << 15)
+#define RT5639_IRQ_MB2_OC_MASK         (0x1 << 14)
+#define RT5639_IRQ_MB2_OC_SFT                  14
+#define RT5639_IRQ_MB2_OC_BP                   (0x0 << 14)
+#define RT5639_IRQ_MB2_OC_NOR                  (0x1 << 14)
+#define RT5639_MB1_OC_STKY_MASK                (0x1 << 11)
+#define RT5639_MB1_OC_STKY_SFT         11
+#define RT5639_MB1_OC_STKY_DIS         (0x0 << 11)
+#define RT5639_MB1_OC_STKY_EN                  (0x1 << 11)
+#define RT5639_MB2_OC_STKY_MASK                (0x1 << 10)
+#define RT5639_MB2_OC_STKY_SFT         10
+#define RT5639_MB2_OC_STKY_DIS         (0x0 << 10)
+#define RT5639_MB2_OC_STKY_EN                  (0x1 << 10)
+#define RT5639_MB1_OC_P_MASK                   (0x1 << 7)
+#define RT5639_MB1_OC_P_SFT                    7
+#define RT5639_MB1_OC_P_NOR                    (0x0 << 7)
+#define RT5639_MB1_OC_P_INV                    (0x1 << 7)
+#define RT5639_MB2_OC_P_MASK                   (0x1 << 6)
+#define RT5639_MB2_OC_P_SFT                    6
+#define RT5639_MB2_OC_P_NOR                    (0x0 << 6)
+#define RT5639_MB2_OC_P_INV                    (0x1 << 6)
+#define RT5639_MB1_OC_CLR                      (0x1 << 3)
+#define RT5639_MB1_OC_CLR_SFT                  3
+#define RT5639_MB2_OC_CLR                      (0x1 << 2)
+#define RT5639_MB2_OC_CLR_SFT                  2
+
+/* GPIO Control 1 (0xc0) */
+#define RT5639_GP1_PIN_MASK                    (0x1 << 15)
+#define RT5639_GP1_PIN_SFT                     15
+#define RT5639_GP1_PIN_GPIO1                   (0x0 << 15)
+#define RT5639_GP1_PIN_IRQ                     (0x1 << 15)
+#define RT5639_GP2_PIN_MASK                    (0x1 << 14)
+#define RT5639_GP2_PIN_SFT                     14
+#define RT5639_GP2_PIN_GPIO2                   (0x0 << 14)
+#define RT5639_GP2_PIN_DMIC1_SCL               (0x1 << 14)
+#define RT5639_GP3_PIN_MASK                    (0x3 << 12)
+#define RT5639_GP3_PIN_SFT                     12
+#define RT5639_GP3_PIN_GPIO3                   (0x0 << 12)
+#define RT5639_GP3_PIN_DMIC1_SDA               (0x1 << 12)
+#define RT5639_GP3_PIN_IRQ                     (0x2 << 12)
+#define RT5639_GP4_PIN_MASK                    (0x1 << 11)
+#define RT5639_GP4_PIN_SFT                     11
+#define RT5639_GP4_PIN_GPIO4                   (0x0 << 11)
+#define RT5639_GP4_PIN_DMIC2_SDA               (0x1 << 11)
+#define RT5639_DP_SIG_MASK                     (0x1 << 10)
+#define RT5639_DP_SIG_SFT                      10
+#define RT5639_DP_SIG_TEST                     (0x0 << 10)
+#define RT5639_DP_SIG_AP                       (0x1 << 10)
+#define RT5639_GPIO_M_MASK                     (0x1 << 9)
+#define RT5639_GPIO_M_SFT                      9
+#define RT5639_GPIO_M_FLT                      (0x0 << 9)
+#define RT5639_GPIO_M_PH                       (0x1 << 9)
+
+/* GPIO Control 3 (0xc2) */
+#define RT5639_GP4_PF_MASK                     (0x1 << 11)
+#define RT5639_GP4_PF_SFT                      11
+#define RT5639_GP4_PF_IN                       (0x0 << 11)
+#define RT5639_GP4_PF_OUT                      (0x1 << 11)
+#define RT5639_GP4_OUT_MASK                    (0x1 << 10)
+#define RT5639_GP4_OUT_SFT                     10
+#define RT5639_GP4_OUT_LO                      (0x0 << 10)
+#define RT5639_GP4_OUT_HI                      (0x1 << 10)
+#define RT5639_GP4_P_MASK                      (0x1 << 9)
+#define RT5639_GP4_P_SFT                       9
+#define RT5639_GP4_P_NOR                       (0x0 << 9)
+#define RT5639_GP4_P_INV                       (0x1 << 9)
+#define RT5639_GP3_PF_MASK                     (0x1 << 8)
+#define RT5639_GP3_PF_SFT                      8
+#define RT5639_GP3_PF_IN                       (0x0 << 8)
+#define RT5639_GP3_PF_OUT                      (0x1 << 8)
+#define RT5639_GP3_OUT_MASK                    (0x1 << 7)
+#define RT5639_GP3_OUT_SFT                     7
+#define RT5639_GP3_OUT_LO                      (0x0 << 7)
+#define RT5639_GP3_OUT_HI                      (0x1 << 7)
+#define RT5639_GP3_P_MASK                      (0x1 << 6)
+#define RT5639_GP3_P_SFT                       6
+#define RT5639_GP3_P_NOR                       (0x0 << 6)
+#define RT5639_GP3_P_INV                       (0x1 << 6)
+#define RT5639_GP2_PF_MASK                     (0x1 << 5)
+#define RT5639_GP2_PF_SFT                      5
+#define RT5639_GP2_PF_IN                       (0x0 << 5)
+#define RT5639_GP2_PF_OUT                      (0x1 << 5)
+#define RT5639_GP2_OUT_MASK                    (0x1 << 4)
+#define RT5639_GP2_OUT_SFT                     4
+#define RT5639_GP2_OUT_LO                      (0x0 << 4)
+#define RT5639_GP2_OUT_HI                      (0x1 << 4)
+#define RT5639_GP2_P_MASK                      (0x1 << 3)
+#define RT5639_GP2_P_SFT                       3
+#define RT5639_GP2_P_NOR                       (0x0 << 3)
+#define RT5639_GP2_P_INV                       (0x1 << 3)
+#define RT5639_GP1_PF_MASK                     (0x1 << 2)
+#define RT5639_GP1_PF_SFT                      2
+#define RT5639_GP1_PF_IN                       (0x0 << 2)
+#define RT5639_GP1_PF_OUT                      (0x1 << 2)
+#define RT5639_GP1_OUT_MASK                    (0x1 << 1)
+#define RT5639_GP1_OUT_SFT                     1
+#define RT5639_GP1_OUT_LO                      (0x0 << 1)
+#define RT5639_GP1_OUT_HI                      (0x1 << 1)
+#define RT5639_GP1_P_MASK                      (0x1)
+#define RT5639_GP1_P_SFT                       0
+#define RT5639_GP1_P_NOR                       (0x0)
+#define RT5639_GP1_P_INV                       (0x1)
+
+/* FM34-500 Register Control 1 (0xc4) */
+#define RT5639_DSP_ADD_SFT                     0
+
+/* FM34-500 Register Control 2 (0xc5) */
+#define RT5639_DSP_DAT_SFT                     0
+
+/* FM34-500 Register Control 3 (0xc6) */
+#define RT5639_DSP_BUSY_MASK                   (0x1 << 15)
+#define RT5639_DSP_BUSY_BIT                    15
+#define RT5639_DSP_DS_MASK                     (0x1 << 14)
+#define RT5639_DSP_DS_SFT                      14
+#define RT5639_DSP_DS_FM3010                   (0x1 << 14)
+#define RT5639_DSP_DS_TEMP                     (0x1 << 14)
+#define RT5639_DSP_CLK_MASK                    (0x3 << 12)
+#define RT5639_DSP_CLK_SFT                     12
+#define RT5639_DSP_CLK_384K                    (0x0 << 12)
+#define RT5639_DSP_CLK_192K                    (0x1 << 12)
+#define RT5639_DSP_CLK_96K                     (0x2 << 12)
+#define RT5639_DSP_CLK_64K                     (0x3 << 12)
+#define RT5639_DSP_PD_PIN_MASK         (0x1 << 11)
+#define RT5639_DSP_PD_PIN_SFT                  11
+#define RT5639_DSP_PD_PIN_LO                   (0x0 << 11)
+#define RT5639_DSP_PD_PIN_HI                   (0x1 << 11)
+#define RT5639_DSP_RST_PIN_MASK                (0x1 << 10)
+#define RT5639_DSP_RST_PIN_SFT                 10
+#define RT5639_DSP_RST_PIN_LO                  (0x0 << 10)
+#define RT5639_DSP_RST_PIN_HI                  (0x1 << 10)
+#define RT5639_DSP_R_EN                                (0x1 << 9)
+#define RT5639_DSP_W_EN                        (0x1 << 8)
+#define RT5639_DSP_CMD_MASK                    (0xff)
+#define RT5639_DSP_CMD_PE                      (0x0d)  /* Patch Entry */
+#define RT5639_DSP_CMD_MW                      (0x3b)  /* Memory Write */
+#define RT5639_DSP_CMD_MR                      (0x37)  /* Memory Read */
+#define RT5639_DSP_CMD_RR                      (0x60)  /* Register Read */
+#define RT5639_DSP_CMD_RW                      (0x68)  /* Register Write */
+#define RT5639_DSP_REG_DATHI                   (0x26)  /* High Data Addr */
+#define RT5639_DSP_REG_DATLO                   (0x25)  /* Low Data Addr */
+
+/* Programmable Register Array Control 1 (0xc8) */
+#define RT5639_REG_SEQ_MASK                    (0xf << 12)
+#define RT5639_REG_SEQ_SFT                     12
+#define RT5639_SEQ1_ST_MASK                    (0x1 << 11) /*RO*/
+#define RT5639_SEQ1_ST_SFT                     11
+#define RT5639_SEQ1_ST_RUN                     (0x0 << 11)
+#define RT5639_SEQ1_ST_FIN                     (0x1 << 11)
+#define RT5639_SEQ2_ST_MASK                    (0x1 << 10) /*RO*/
+#define RT5639_SEQ2_ST_SFT                     10
+#define RT5639_SEQ2_ST_RUN                     (0x0 << 10)
+#define RT5639_SEQ2_ST_FIN                     (0x1 << 10)
+#define RT5639_REG_LV_MASK                     (0x1 << 9)
+#define RT5639_REG_LV_SFT                      9
+#define RT5639_REG_LV_MX                       (0x0 << 9)
+#define RT5639_REG_LV_PR                       (0x1 << 9)
+#define RT5639_SEQ_2_PT_MASK                   (0x1 << 8)
+#define RT5639_SEQ_2_PT_BIT                    8
+#define RT5639_REG_IDX_MASK                    (0xff)
+#define RT5639_REG_IDX_SFT                     0
+
+/* Programmable Register Array Control 2 (0xc9) */
+#define RT5639_REG_DAT_MASK                    (0xffff)
+#define RT5639_REG_DAT_SFT                     0
+
+/* Programmable Register Array Control 3 (0xca) */
+#define RT5639_SEQ_DLY_MASK                    (0xff << 8)
+#define RT5639_SEQ_DLY_SFT                     8
+#define RT5639_PROG_MASK                       (0x1 << 7)
+#define RT5639_PROG_SFT                                7
+#define RT5639_PROG_DIS                                (0x0 << 7)
+#define RT5639_PROG_EN                         (0x1 << 7)
+#define RT5639_SEQ1_PT_RUN                     (0x1 << 6)
+#define RT5639_SEQ1_PT_RUN_BIT                 6
+#define RT5639_SEQ2_PT_RUN                     (0x1 << 5)
+#define RT5639_SEQ2_PT_RUN_BIT                 5
+
+/* Programmable Register Array Control 4 (0xcb) */
+#define RT5639_SEQ1_START_MASK         (0xf << 8)
+#define RT5639_SEQ1_START_SFT                  8
+#define RT5639_SEQ1_END_MASK                   (0xf)
+#define RT5639_SEQ1_END_SFT                    0
+
+/* Programmable Register Array Control 5 (0xcc) */
+#define RT5639_SEQ2_START_MASK         (0xf << 8)
+#define RT5639_SEQ2_START_SFT                  8
+#define RT5639_SEQ2_END_MASK                   (0xf)
+#define RT5639_SEQ2_END_SFT                    0
+
+/* Scramble Function (0xcd) */
+#define RT5639_SCB_KEY_MASK                    (0xff)
+#define RT5639_SCB_KEY_SFT                     0
+
+/* Scramble Control (0xce) */
+#define RT5639_SCB_SWAP_MASK                   (0x1 << 15)
+#define RT5639_SCB_SWAP_SFT                    15
+#define RT5639_SCB_SWAP_DIS                    (0x0 << 15)
+#define RT5639_SCB_SWAP_EN                     (0x1 << 15)
+#define RT5639_SCB_MASK                        (0x1 << 14)
+#define RT5639_SCB_SFT                         14
+#define RT5639_SCB_DIS                         (0x0 << 14)
+#define RT5639_SCB_EN                          (0x1 << 14)
+
+/* Baseback Control (0xcf) */
+#define RT5639_BB_MASK                         (0x1 << 15)
+#define RT5639_BB_SFT                          15
+#define RT5639_BB_DIS                          (0x0 << 15)
+#define RT5639_BB_EN                           (0x1 << 15)
+#define RT5639_BB_CT_MASK                      (0x7 << 12)
+#define RT5639_BB_CT_SFT                       12
+#define RT5639_BB_CT_A                         (0x0 << 12)
+#define RT5639_BB_CT_B                         (0x1 << 12)
+#define RT5639_BB_CT_C                         (0x2 << 12)
+#define RT5639_BB_CT_D                         (0x3 << 12)
+#define RT5639_M_BB_L_MASK                     (0x1 << 9)
+#define RT5639_M_BB_L_SFT                      9
+#define RT5639_M_BB_R_MASK                     (0x1 << 8)
+#define RT5639_M_BB_R_SFT                      8
+#define RT5639_M_BB_HPF_L_MASK         (0x1 << 7)
+#define RT5639_M_BB_HPF_L_SFT                  7
+#define RT5639_M_BB_HPF_R_MASK         (0x1 << 6)
+#define RT5639_M_BB_HPF_R_SFT                  6
+#define RT5639_G_BB_BST_MASK                   (0x3f)
+#define RT5639_G_BB_BST_SFT                    0
+
+/* MP3 Plus Control 1 (0xd0) */
+#define RT5639_M_MP3_L_MASK                    (0x1 << 15)
+#define RT5639_M_MP3_L_SFT                     15
+#define RT5639_M_MP3_R_MASK                    (0x1 << 14)
+#define RT5639_M_MP3_R_SFT                     14
+#define RT5639_M_MP3_MASK                      (0x1 << 13)
+#define RT5639_M_MP3_SFT                       13
+#define RT5639_M_MP3_DIS                       (0x0 << 13)
+#define RT5639_M_MP3_EN                        (0x1 << 13)
+#define RT5639_EG_MP3_MASK                     (0x1f << 8)
+#define RT5639_EG_MP3_SFT                      8
+#define RT5639_MP3_HLP_MASK                    (0x1 << 7)
+#define RT5639_MP3_HLP_SFT                     7
+#define RT5639_MP3_HLP_DIS                     (0x0 << 7)
+#define RT5639_MP3_HLP_EN                      (0x1 << 7)
+#define RT5639_M_MP3_ORG_L_MASK                (0x1 << 6)
+#define RT5639_M_MP3_ORG_L_SFT         6
+#define RT5639_M_MP3_ORG_R_MASK                (0x1 << 5)
+#define RT5639_M_MP3_ORG_R_SFT         5
+
+/* MP3 Plus Control 2 (0xd1) */
+#define RT5639_MP3_WT_MASK                     (0x1 << 13)
+#define RT5639_MP3_WT_SFT                      13
+#define RT5639_MP3_WT_1_4                      (0x0 << 13)
+#define RT5639_MP3_WT_1_2                      (0x1 << 13)
+#define RT5639_OG_MP3_MASK                     (0x1f << 8)
+#define RT5639_OG_MP3_SFT                      8
+#define RT5639_HG_MP3_MASK                     (0x3f)
+#define RT5639_HG_MP3_SFT                      0
+
+/* 3D HP Control 1 (0xd2) */
+#define RT5639_3D_CF_MASK                      (0x1 << 15)
+#define RT5639_3D_CF_SFT                       15
+#define RT5639_3D_CF_DIS                       (0x0 << 15)
+#define RT5639_3D_CF_EN                        (0x1 << 15)
+#define RT5639_3D_HP_MASK                      (0x1 << 14)
+#define RT5639_3D_HP_SFT                       14
+#define RT5639_3D_HP_DIS                       (0x0 << 14)
+#define RT5639_3D_HP_EN                        (0x1 << 14)
+#define RT5639_3D_BT_MASK                      (0x1 << 13)
+#define RT5639_3D_BT_SFT                       13
+#define RT5639_3D_BT_DIS                       (0x0 << 13)
+#define RT5639_3D_BT_EN                                (0x1 << 13)
+#define RT5639_3D_1F_MIX_MASK                  (0x3 << 11)
+#define RT5639_3D_1F_MIX_SFT                   11
+#define RT5639_3D_HP_M_MASK                    (0x1 << 10)
+#define RT5639_3D_HP_M_SFT                     10
+#define RT5639_3D_HP_M_SUR                     (0x0 << 10)
+#define RT5639_3D_HP_M_FRO                     (0x1 << 10)
+#define RT5639_M_3D_HRTF_MASK                  (0x1 << 9)
+#define RT5639_M_3D_HRTF_SFT                   9
+#define RT5639_M_3D_D2H_MASK                   (0x1 << 8)
+#define RT5639_M_3D_D2H_SFT                    8
+#define RT5639_M_3D_D2R_MASK                   (0x1 << 7)
+#define RT5639_M_3D_D2R_SFT                    7
+#define RT5639_M_3D_REVB_MASK                  (0x1 << 6)
+#define RT5639_M_3D_REVB_SFT                   6
+
+/* Adjustable high pass filter control 1 (0xd3) */
+#define RT5639_2ND_HPF_MASK                    (0x1 << 15)
+#define RT5639_2ND_HPF_SFT                     15
+#define RT5639_2ND_HPF_DIS                     (0x0 << 15)
+#define RT5639_2ND_HPF_EN                      (0x1 << 15)
+#define RT5639_HPF_CF_L_MASK                   (0x7 << 12)
+#define RT5639_HPF_CF_L_SFT                    12
+#define RT5639_1ST_HPF_MASK                    (0x1 << 11)
+#define RT5639_1ST_HPF_SFT                     11
+#define RT5639_1ST_HPF_DIS                     (0x0 << 11)
+#define RT5639_1ST_HPF_EN                      (0x1 << 11)
+#define RT5639_HPF_CF_R_MASK                   (0x7 << 8)
+#define RT5639_HPF_CF_R_SFT                    8
+#define RT5639_ZD_T_MASK                       (0x3 << 6)
+#define RT5639_ZD_T_SFT                                6
+#define RT5639_ZD_F_MASK                       (0x3 << 4)
+#define RT5639_ZD_F_SFT                                4
+#define RT5639_ZD_F_IM                         (0x0 << 4)
+#define RT5639_ZD_F_ZC_IM                      (0x1 << 4)
+#define RT5639_ZD_F_ZC_IOD                     (0x2 << 4)
+#define RT5639_ZD_F_UN                         (0x3 << 4)
+
+/* HP calibration control and Amp detection (0xd6) */
+#define RT5639_SI_DAC_MASK                     (0x1 << 11)
+#define RT5639_SI_DAC_SFT                      11
+#define RT5639_SI_DAC_AUTO                     (0x0 << 11)
+#define RT5639_SI_DAC_TEST                     (0x1 << 11)
+#define RT5639_DC_CAL_M_MASK                   (0x1 << 10)
+#define RT5639_DC_CAL_M_SFT                    10
+#define RT5639_DC_CAL_M_CAL                    (0x0 << 10)
+#define RT5639_DC_CAL_M_NOR                    (0x1 << 10)
+#define RT5639_DC_CAL_MASK                     (0x1 << 9)
+#define RT5639_DC_CAL_SFT                      9
+#define RT5639_DC_CAL_DIS                      (0x0 << 9)
+#define RT5639_DC_CAL_EN                       (0x1 << 9)
+#define RT5639_HPD_RCV_MASK                    (0x7 << 6)
+#define RT5639_HPD_RCV_SFT                     6
+#define RT5639_HPD_PS_MASK                     (0x1 << 5)
+#define RT5639_HPD_PS_SFT                      5
+#define RT5639_HPD_PS_DIS                      (0x0 << 5)
+#define RT5639_HPD_PS_EN                       (0x1 << 5)
+#define RT5639_CAL_M_MASK                      (0x1 << 4)
+#define RT5639_CAL_M_SFT                       4
+#define RT5639_CAL_M_DEP                       (0x0 << 4)
+#define RT5639_CAL_M_CAL                       (0x1 << 4)
+#define RT5639_CAL_MASK                        (0x1 << 3)
+#define RT5639_CAL_SFT                         3
+#define RT5639_CAL_DIS                         (0x0 << 3)
+#define RT5639_CAL_EN                          (0x1 << 3)
+#define RT5639_CAL_TEST_MASK                   (0x1 << 2)
+#define RT5639_CAL_TEST_SFT                    2
+#define RT5639_CAL_TEST_DIS                    (0x0 << 2)
+#define RT5639_CAL_TEST_EN                     (0x1 << 2)
+#define RT5639_CAL_P_MASK                      (0x3)
+#define RT5639_CAL_P_SFT                       0
+#define RT5639_CAL_P_NONE                      (0x0)
+#define RT5639_CAL_P_CAL                       (0x1)
+#define RT5639_CAL_P_DAC_CAL                   (0x2)
+
+/* Soft volume and zero cross control 1 (0xd9) */
+#define RT5639_SV_MASK                         (0x1 << 15)
+#define RT5639_SV_SFT                          15
+#define RT5639_SV_DIS                          (0x0 << 15)
+#define RT5639_SV_EN                           (0x1 << 15)
+#define RT5639_SPO_SV_MASK                     (0x1 << 14)
+#define RT5639_SPO_SV_SFT                      14
+#define RT5639_SPO_SV_DIS                      (0x0 << 14)
+#define RT5639_SPO_SV_EN                       (0x1 << 14)
+#define RT5639_OUT_SV_MASK                     (0x1 << 13)
+#define RT5639_OUT_SV_SFT                      13
+#define RT5639_OUT_SV_DIS                      (0x0 << 13)
+#define RT5639_OUT_SV_EN                       (0x1 << 13)
+#define RT5639_HP_SV_MASK                      (0x1 << 12)
+#define RT5639_HP_SV_SFT                       12
+#define RT5639_HP_SV_DIS                       (0x0 << 12)
+#define RT5639_HP_SV_EN                        (0x1 << 12)
+#define RT5639_ZCD_DIG_MASK                    (0x1 << 11)
+#define RT5639_ZCD_DIG_SFT                     11
+#define RT5639_ZCD_DIG_DIS                     (0x0 << 11)
+#define RT5639_ZCD_DIG_EN                      (0x1 << 11)
+#define RT5639_ZCD_MASK                        (0x1 << 10)
+#define RT5639_ZCD_SFT                         10
+#define RT5639_ZCD_PD                          (0x0 << 10)
+#define RT5639_ZCD_PU                          (0x1 << 10)
+#define RT5639_M_ZCD_MASK                      (0x3f << 4)
+#define RT5639_M_ZCD_SFT                       4
+#define RT5639_M_ZCD_RM_L                      (0x1 << 9)
+#define RT5639_M_ZCD_RM_R                      (0x1 << 8)
+#define RT5639_M_ZCD_SM_L                      (0x1 << 7)
+#define RT5639_M_ZCD_SM_R                      (0x1 << 6)
+#define RT5639_M_ZCD_OM_L                      (0x1 << 5)
+#define RT5639_M_ZCD_OM_R                      (0x1 << 4)
+#define RT5639_SV_DLY_MASK                     (0xf)
+#define RT5639_SV_DLY_SFT                      0
+
+/* Soft volume and zero cross control 2 (0xda) */
+#define RT5639_ZCD_HP_MASK                     (0x1 << 15)
+#define RT5639_ZCD_HP_SFT                      15
+#define RT5639_ZCD_HP_DIS                      (0x0 << 15)
+#define RT5639_ZCD_HP_EN                       (0x1 << 15)
+
+
+/* Codec Private Register definition */
+/* 3D Speaker Control (0x63) */
+#define RT5639_3D_SPK_MASK                     (0x1 << 15)
+#define RT5639_3D_SPK_SFT                      15
+#define RT5639_3D_SPK_DIS                      (0x0 << 15)
+#define RT5639_3D_SPK_EN                       (0x1 << 15)
+#define RT5639_3D_SPK_M_MASK                   (0x3 << 13)
+#define RT5639_3D_SPK_M_SFT                    13
+#define RT5639_3D_SPK_CG_MASK                  (0x1f << 8)
+#define RT5639_3D_SPK_CG_SFT                   8
+#define RT5639_3D_SPK_SG_MASK                  (0x1f)
+#define RT5639_3D_SPK_SG_SFT                   0
+
+/* Wind Noise Detection Control 1 (0x6c) */
+#define RT5639_WND_MASK                        (0x1 << 15)
+#define RT5639_WND_SFT                         15
+#define RT5639_WND_DIS                         (0x0 << 15)
+#define RT5639_WND_EN                          (0x1 << 15)
+
+/* Wind Noise Detection Control 2 (0x6d) */
+#define RT5639_WND_FC_NW_MASK          (0x3f << 10)
+#define RT5639_WND_FC_NW_SFT                   10
+#define RT5639_WND_FC_WK_MASK          (0x3f << 4)
+#define RT5639_WND_FC_WK_SFT                   4
+
+/* Wind Noise Detection Control 3 (0x6e) */
+#define RT5639_HPF_FC_MASK                     (0x3f << 6)
+#define RT5639_HPF_FC_SFT                      6
+#define RT5639_WND_FC_ST_MASK                  (0x3f)
+#define RT5639_WND_FC_ST_SFT                   0
+
+/* Wind Noise Detection Control 4 (0x6f) */
+#define RT5639_WND_TH_LO_MASK          (0x3ff)
+#define RT5639_WND_TH_LO_SFT                   0
+
+/* Wind Noise Detection Control 5 (0x70) */
+#define RT5639_WND_TH_HI_MASK                  (0x3ff)
+#define RT5639_WND_TH_HI_SFT                   0
+
+/* Wind Noise Detection Control 8 (0x73) */
+#define RT5639_WND_WIND_MASK                   (0x1 << 13) /* Read-Only */
+#define RT5639_WND_WIND_SFT                    13
+#define RT5639_WND_STRONG_MASK         (0x1 << 12) /* Read-Only */
+#define RT5639_WND_STRONG_SFT                  12
+enum {
+       RT5639_NO_WIND,
+       RT5639_BREEZE,
+       RT5639_STORM,
+};
+
+/* Dipole Speaker Interface (0x75) */
+#define RT5639_DP_ATT_MASK                     (0x3 << 14)
+#define RT5639_DP_ATT_SFT                      14
+#define RT5639_DP_SPK_MASK                     (0x1 << 10)
+#define RT5639_DP_SPK_SFT                      10
+#define RT5639_DP_SPK_DIS                      (0x0 << 10)
+#define RT5639_DP_SPK_EN                       (0x1 << 10)
+
+/* EQ Pre Volume Control (0xb3) */
+#define RT5639_EQ_PRE_VOL_MASK         (0xffff)
+#define RT5639_EQ_PRE_VOL_SFT                  0
+
+/* EQ Post Volume Control (0xb4) */
+#define RT5639_EQ_PST_VOL_MASK         (0xffff)
+#define RT5639_EQ_PST_VOL_SFT                  0
+
+/* General Control1 (0xfa) */
+#define RT5639_M_MAMIX_L                       (0x1 << 13)
+#define RT5639_M_MAMIX_R                       (0x1 << 12)
+
+/* General Control2 (0xfb) */
+#define RT5639_RXDC_SRC_MASK           (0x1 << 7)
+#define RT5639_RXDC_SRC_STO            (0x0 << 7)
+#define RT5639_RXDC_SRC_MONO           (0x1 << 7)
+#define RT5639_RXDC_SRC_SFT            (7)
+#define RT5639_RXDP2_SEL_MASK          (0x1 << 3)
+#define RT5639_RXDP2_SEL_IF2           (0x0 << 3)
+#define RT5639_RXDP2_SEL_ADC           (0x1 << 3)
+#define RT5639_RXDP2_SEL_SFT           (3)
+
+
+/* Vendor ID (0xfd) */
+#define RT5639_VER_C                           0x2
+#define RT5639_VER_D                           0x3
+
+
+/* Volume Rescale */
+#define RT5639_VOL_RSCL_MAX 0x27
+#define RT5639_VOL_RSCL_RANGE 0x1F
+/* Debug String Length */
+#define RT5639_REG_DISP_LEN 23
+
+#define RT5639_NO_JACK         BIT(0)
+#define RT5639_HEADSET_DET     BIT(1)
+#define RT5639_HEADPHO_DET     BIT(2)
+
+int rt5639_headset_detect(struct snd_soc_codec *codec, int jack_insert);
+
+/* System Clock Source */
+enum {
+       RT5639_SCLK_S_MCLK,
+       RT5639_SCLK_S_PLL1,
+       RT5639_SCLK_S_RCCLK,
+};
+
+/* PLL1 Source */
+enum {
+       RT5639_PLL1_S_MCLK,
+       RT5639_PLL1_S_BCLK1,
+       RT5639_PLL1_S_BCLK2,
+       RT5639_PLL1_S_BCLK3,
+};
+
+enum {
+       RT5639_AIF1,
+       RT5639_AIF2,
+       RT5639_AIF3,
+       RT5639_AIFS,
+};
+
+#define RT5639_U_IF1 (0x1)
+#define RT5639_U_IF2 (0x1 << 1)
+#define RT5639_U_IF3 (0x1 << 2)
+
+enum {
+       RT5639_IF_123,
+       RT5639_IF_132,
+       RT5639_IF_312,
+       RT5639_IF_321,
+       RT5639_IF_231,
+       RT5639_IF_213,
+       RT5639_IF_113,
+       RT5639_IF_223,
+       RT5639_IF_ALL,
+};
+
+enum {
+       RT5639_DMIC_DIS,
+       RT5639_DMIC1,
+       RT5639_DMIC2,
+};
+
+struct rt5639_pll_code {
+       bool m_bp; /* Indicates bypass m code or not. */
+       int m_code;
+       int n_code;
+       int k_code;
+};
+
+struct rt5639_priv {
+       struct snd_soc_codec *codec;
+       struct delayed_work patch_work;
+
+       int aif_pu;
+       int sysclk;
+       int sysclk_src;
+       int lrck[RT5639_AIFS];
+       int bclk[RT5639_AIFS];
+       int master[RT5639_AIFS];
+
+       int pll_src;
+       int pll_in;
+       int pll_out;
+
+       int dmic_en;
+};
+
+int rt5639_conn_mux_path(struct snd_soc_codec *codec,
+               char *widget_name, char *path_name);
+
+#endif /* __RT5639_H__ */
diff --git a/sound/soc/codecs/rt5639_ioctl.c b/sound/soc/codecs/rt5639_ioctl.c
new file mode 100755 (executable)
index 0000000..7726cac
--- /dev/null
@@ -0,0 +1,468 @@
+/*
+ * rt5639_ioctl.h  --  RT5639 ALSA SoC audio driver IO control
+ *
+ * Copyright 2012 Realtek Microelectronics
+ * Author: Bard <bardliao@realtek.com>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ */
+
+#include <linux/spi/spi.h>
+#include <sound/soc.h>
+#include "rt56xx_ioctl.h"
+#include "rt5639_ioctl.h"
+#include "rt5639.h"
+#ifdef CONFIG_SND_SOC_RT5642
+#include "rt5639-dsp.h"
+#endif
+
+hweq_t hweq_param[] = {
+       {/* NORMAL */
+               {0},
+               {0},
+               0x0000,
+       },
+       {/* SPK */
+               {0xa0,  0xa1,   0xa2,   0xa3,   0xa4,   0xa5,   0xa6,   0xa7,   0xa8,   0xa9,   0xaa,   0xab,   0xac,   0xad,   0xae,   0xaf,   0xb0,   0xb1,   0xb2},
+               {0x1c10,0x01f4, 0xc5e9, 0x1a98, 0x1d2c, 0xc882, 0x1c10, 0x01f4, 0xe904, 0x1c10, 0x01f4, 0xe904, 0x1c10, 0x01f4, 0x1c10, 0x01f4, 0x2000, 0x0000, 0x2000},
+               0x0000,
+       },
+       {/* HP */
+               {0xa0,  0xa1,   0xa2,   0xa3,   0xa4,   0xa5,   0xa6,   0xa7,   0xa8,   0xa9,   0xaa,   0xab,   0xac,   0xad,   0xae,   0xaf,   0xb0,   0xb1,   0xb2},
+               {0x1c10,0x01f4, 0xc5e9, 0x1a98, 0x1d2c, 0xc882, 0x1c10, 0x01f4, 0xe904, 0x1c10, 0x01f4, 0xe904, 0x1c10, 0x01f4, 0x1c10, 0x01f4, 0x2000, 0x0000, 0x2000},
+               0x0000,
+       },
+};
+#define RT5639_HWEQ_LEN ARRAY_SIZE(hweq_param)
+
+int rt5639_update_eqmode(
+       struct snd_soc_codec *codec, int mode)
+{
+       struct rt56xx_ops *ioctl_ops = rt56xx_get_ioctl_ops();
+       int i;
+       static int eqmode;
+
+       if(codec == NULL ||  mode >= RT5639_HWEQ_LEN)
+               return -EINVAL;
+
+       dev_dbg(codec->dev, "%s(): mode=%d\n", __func__, mode);
+       if(mode == eqmode)
+               return 0;
+
+       for(i = 0; i <= EQ_REG_NUM; i++) {
+               if(hweq_param[mode].reg[i])
+                       ioctl_ops->index_write(codec, hweq_param[mode].reg[i],
+                                       hweq_param[mode].value[i]);
+               else
+                       break;
+       }
+       snd_soc_update_bits(codec, RT5639_EQ_CTRL2, RT5639_EQ_CTRL_MASK,
+                                       hweq_param[mode].ctrl);
+       snd_soc_update_bits(codec, RT5639_EQ_CTRL1,
+               RT5639_EQ_UPD, RT5639_EQ_UPD);
+       snd_soc_update_bits(codec, RT5639_EQ_CTRL1, RT5639_EQ_UPD, 0);
+       
+       eqmode = mode;
+
+       return 0;
+}
+
+void set_drc_agc_enable(struct snd_soc_codec *codec, int enable, int path)
+{
+       snd_soc_update_bits(codec, RT5639_DRC_AGC_1, RT5639_DRC_AGC_P_MASK |
+               RT5639_DRC_AGC_MASK | RT5639_DRC_AGC_UPD,
+               enable << RT5639_DRC_AGC_SFT | path << RT5639_DRC_AGC_P_SFT |
+               1 << RT5639_DRC_AGC_UPD_BIT);
+}
+
+void set_drc_agc_parameters(struct snd_soc_codec *codec, int attack_rate,
+                       int sample_rate, int recovery_rate, int limit_level)
+{
+       snd_soc_update_bits(codec, RT5639_DRC_AGC_3, RT5639_DRC_AGC_TAR_MASK,
+                               limit_level << RT5639_DRC_AGC_TAR_SFT);
+       snd_soc_update_bits(codec, RT5639_DRC_AGC_1, RT5639_DRC_AGC_AR_MASK |
+               RT5639_DRC_AGC_R_MASK | RT5639_DRC_AGC_UPD |
+               RT5639_DRC_AGC_RC_MASK, attack_rate << RT5639_DRC_AGC_AR_SFT |
+               sample_rate << RT5639_DRC_AGC_R_SFT |
+               recovery_rate << RT5639_DRC_AGC_RC_SFT |
+               0x1 << RT5639_DRC_AGC_UPD_BIT);
+}
+
+void set_digital_boost_gain(struct snd_soc_codec *codec,
+                       int post_gain, int pre_gain)
+{
+       snd_soc_update_bits(codec, RT5639_DRC_AGC_2,
+               RT5639_DRC_AGC_POB_MASK | RT5639_DRC_AGC_PRB_MASK,
+               post_gain << RT5639_DRC_AGC_POB_SFT |
+               pre_gain << RT5639_DRC_AGC_PRB_SFT);
+       snd_soc_update_bits(codec, RT5639_DRC_AGC_1, 
+               RT5639_DRC_AGC_UPD, 1 << RT5639_DRC_AGC_UPD_BIT);
+}
+
+void set_noise_gate(struct snd_soc_codec *codec, int noise_gate_en,
+       int noise_gate_hold_en, int compression_gain, int noise_gate_th)
+{
+       snd_soc_update_bits(codec, RT5639_DRC_AGC_3,
+               RT5639_DRC_AGC_NGB_MASK | RT5639_DRC_AGC_NG_MASK |
+               RT5639_DRC_AGC_NGH_MASK | RT5639_DRC_AGC_NGT_MASK,
+               noise_gate_en << RT5639_DRC_AGC_NG_SFT |
+               noise_gate_hold_en << RT5639_DRC_AGC_NGH_SFT |
+               compression_gain << RT5639_DRC_AGC_NGB_SFT |
+               noise_gate_th << RT5639_DRC_AGC_NGT_SFT);
+       snd_soc_update_bits(codec, RT5639_DRC_AGC_1,
+               RT5639_DRC_AGC_UPD, 1 << RT5639_DRC_AGC_UPD_BIT);
+}
+
+void set_drc_agc_compression(struct snd_soc_codec *codec,
+               int compression_en, int compression_ratio)
+{
+       snd_soc_update_bits(codec, RT5639_DRC_AGC_2,
+               RT5639_DRC_AGC_CP_MASK | RT5639_DRC_AGC_CPR_MASK,
+               compression_en << RT5639_DRC_AGC_CP_SFT |
+               compression_ratio << RT5639_DRC_AGC_CPR_SFT);
+       snd_soc_update_bits(codec, RT5639_DRC_AGC_1,
+               RT5639_DRC_AGC_UPD, 1 << RT5639_DRC_AGC_UPD_BIT);
+}
+
+void get_drc_agc_enable(struct snd_soc_codec *codec, int *enable, int *path)
+{
+       unsigned int reg = snd_soc_read(codec, RT5639_DRC_AGC_1);
+
+       *enable = (reg & RT5639_DRC_AGC_MASK) >> RT5639_DRC_AGC_SFT;
+       *path = (reg & RT5639_DRC_AGC_P_MASK) >> RT5639_DRC_AGC_P_SFT;
+}
+
+void get_drc_agc_parameters(struct snd_soc_codec *codec, int *attack_rate,
+               int *sample_rate, int *recovery_rate, int *limit_level)
+{
+       unsigned int reg = snd_soc_read(codec, RT5639_DRC_AGC_3);
+
+       *limit_level = (reg & RT5639_DRC_AGC_TAR_MASK) >>
+                       RT5639_DRC_AGC_TAR_SFT;
+       reg = snd_soc_read(codec, RT5639_DRC_AGC_1);
+       *attack_rate = (reg & RT5639_DRC_AGC_AR_MASK) >> RT5639_DRC_AGC_AR_SFT;
+       *sample_rate = (reg & RT5639_DRC_AGC_R_MASK) >> RT5639_DRC_AGC_R_SFT;
+       *recovery_rate = (reg & RT5639_DRC_AGC_RC_MASK) >>
+                               RT5639_DRC_AGC_RC_SFT;
+}
+
+void get_digital_boost_gain(struct snd_soc_codec *codec,
+                       int *post_gain, int *pre_gain)
+{
+       unsigned int reg = snd_soc_read(codec, RT5639_DRC_AGC_2);
+
+       *post_gain = (reg & RT5639_DRC_AGC_POB_MASK) >> RT5639_DRC_AGC_POB_SFT;
+       *pre_gain = (reg & RT5639_DRC_AGC_PRB_MASK) >> RT5639_DRC_AGC_PRB_SFT;
+}
+
+void get_noise_gate(struct snd_soc_codec *codec, int *noise_gate_en,
+       int *noise_gate_hold_en, int *compression_gain, int *noise_gate_th)
+{
+       unsigned int reg = snd_soc_read(codec, RT5639_DRC_AGC_3);
+
+       printk("get_noise_gate reg=0x%04x\n",reg);
+       *noise_gate_en = (reg & RT5639_DRC_AGC_NG_MASK) >>
+                               RT5639_DRC_AGC_NG_SFT;
+       *noise_gate_hold_en = (reg & RT5639_DRC_AGC_NGH_MASK) >>
+                               RT5639_DRC_AGC_NGH_SFT;
+       *compression_gain = (reg & RT5639_DRC_AGC_NGB_MASK) >>
+                               RT5639_DRC_AGC_NGB_SFT;
+       *noise_gate_th = (reg & RT5639_DRC_AGC_NGT_MASK) >>
+                               RT5639_DRC_AGC_NGT_SFT;
+}
+
+void get_drc_agc_compression(struct snd_soc_codec *codec,
+               int *compression_en, int *compression_ratio)
+{
+       unsigned int reg = snd_soc_read(codec, RT5639_DRC_AGC_2);
+
+       *compression_en = (reg & RT5639_DRC_AGC_CP_MASK) >>
+                               RT5639_DRC_AGC_CP_SFT;
+       *compression_ratio = (reg & RT5639_DRC_AGC_CPR_MASK) >>
+                               RT5639_DRC_AGC_CPR_SFT;
+}
+
+int rt5639_ioctl_common(struct snd_hwdep *hw, struct file *file,
+                       unsigned int cmd, unsigned long arg)
+{
+       struct snd_soc_codec *codec = hw->private_data;
+       struct rt56xx_cmd __user *_rt56xx = (struct rt56xx_cmd *)arg;
+       struct rt56xx_cmd rt56xx;
+       struct rt56xx_ops *ioctl_ops = rt56xx_get_ioctl_ops();
+       int *buf, mask1 = 0, mask2 = 0;
+       static int eq_mode;
+
+       if (copy_from_user(&rt56xx, _rt56xx, sizeof(rt56xx))) {
+               dev_err(codec->dev,"copy_from_user faild\n");
+               return -EFAULT;
+       }
+       dev_dbg(codec->dev, "%s(): rt56xx.number=%d, cmd=%d\n",
+                       __func__, rt56xx.number, cmd);
+       buf = kmalloc(sizeof(*buf) * rt56xx.number, GFP_KERNEL);
+       if (buf == NULL)
+               return -ENOMEM;
+       if (copy_from_user(buf, rt56xx.buf, sizeof(*buf) * rt56xx.number)) {
+               goto err;
+       }
+       
+       switch (cmd) {
+       case RT_SET_CODEC_HWEQ_IOCTL:
+               if (eq_mode == *buf)
+                       break;
+               eq_mode = *buf;
+               rt5639_update_eqmode(codec, eq_mode);
+               break;
+
+       case RT_GET_CODEC_ID:
+               *buf = snd_soc_read(codec, RT5639_VENDOR_ID2);
+               if (copy_to_user(rt56xx.buf, buf, sizeof(*buf) * rt56xx.number))
+                       goto err;
+               break;
+
+       case RT_SET_CODEC_SPK_VOL_IOCTL:
+               if(*(buf) <= 0x27) {
+                       snd_soc_update_bits(codec, RT5639_SPK_VOL,
+                               RT5639_L_VOL_MASK | RT5639_R_VOL_MASK,
+                               *(buf) << RT5639_L_VOL_SFT |
+                               *(buf) << RT5639_R_VOL_SFT);
+               }
+               break;
+
+       case RT_SET_CODEC_MIC_GAIN_IOCTL:
+               if(*(buf) <= 0x8) {
+                       snd_soc_update_bits(codec, RT5639_IN1_IN2,
+                               RT5639_BST_MASK1, *(buf) << RT5639_BST_SFT1);
+                       snd_soc_update_bits(codec, RT5639_IN3_IN4,
+                               RT5639_BST_MASK2, *(buf) << RT5639_BST_SFT2);
+               }
+               break;
+
+       case RT_SET_CODEC_3D_SPK_IOCTL:
+               if(rt56xx.number < 4)
+                       break;
+               if (NULL == ioctl_ops->index_update_bits)
+                       break;
+
+               mask1 = 0;
+               if(*buf != -1)
+                       mask1 |= RT5639_3D_SPK_MASK;
+               if(*(buf + 1) != -1)
+                       mask1 |= RT5639_3D_SPK_M_MASK;
+               if(*(buf + 2) != -1)
+                       mask1 |= RT5639_3D_SPK_CG_MASK;
+               if(*(buf + 3) != -1)
+                       mask1 |= RT5639_3D_SPK_SG_MASK;
+               ioctl_ops->index_update_bits(codec, RT5639_3D_SPK, mask1,
+                       *(buf) << RT5639_3D_SPK_SFT |
+                       *(buf + 1) << RT5639_3D_SPK_M_SFT |
+                       *(buf + 2) << RT5639_3D_SPK_CG_SFT |
+                       *(buf + 3) << RT5639_3D_SPK_SG_SFT);
+               break;
+
+       case RT_SET_CODEC_MP3PLUS_IOCTL:
+               if(rt56xx.number < 5)
+                       break;
+               mask1 = mask2 = 0;
+               if(*buf != -1)
+                       mask1 |= RT5639_M_MP3_MASK;
+               if(*(buf + 1) != -1)
+                       mask1 |= RT5639_EG_MP3_MASK;
+               if(*(buf + 2) != -1)
+                       mask2 |= RT5639_OG_MP3_MASK;
+               if(*(buf + 3) != -1)
+                       mask2 |= RT5639_HG_MP3_MASK;
+               if(*(buf + 4) != -1)
+                       mask2 |= RT5639_MP3_WT_MASK;
+               
+               snd_soc_update_bits(codec, RT5639_MP3_PLUS1, mask1,
+                       *(buf) << RT5639_M_MP3_SFT |
+                       *(buf + 1) << RT5639_EG_MP3_SFT);
+               snd_soc_update_bits(codec, RT5639_MP3_PLUS2, mask2,
+                       *(buf + 2) << RT5639_OG_MP3_SFT |
+                       *(buf + 3) << RT5639_HG_MP3_SFT |
+                       *(buf + 4) << RT5639_MP3_WT_SFT);
+               break;
+       case RT_SET_CODEC_3D_HEADPHONE_IOCTL:
+               if(rt56xx.number < 4)
+                       break;
+               if (NULL == ioctl_ops->index_update_bits)
+                       break;
+
+               mask1 = 0;
+               if(*buf != -1)
+                       mask1 |= RT5639_3D_HP_MASK;
+               if(*(buf + 1) != -1)
+                       mask1 |= RT5639_3D_BT_MASK;
+               if(*(buf + 2) != -1)
+                       mask1 |= RT5639_3D_1F_MIX_MASK;
+               if(*(buf + 3) != -1)
+                       mask1 |= RT5639_3D_HP_M_MASK;
+
+               snd_soc_update_bits(codec, RT5639_3D_HP, mask1,
+                       *(buf)<<RT5639_3D_HP_SFT |
+                       *(buf + 1) << RT5639_3D_BT_SFT |
+                       *(buf + 2) << RT5639_3D_1F_MIX_SFT |
+                       *(buf + 3) << RT5639_3D_HP_M_SFT);
+               if(*(buf + 4) != -1)
+                       ioctl_ops->index_update_bits(codec,
+                                       0x59, 0x1f, *(buf+4));
+               break;
+
+       case RT_SET_CODEC_BASS_BACK_IOCTL:
+               if(rt56xx.number < 3)
+                       break;
+               mask1 = 0;
+               if(*buf != -1)
+                       mask1 |= RT5639_BB_MASK;
+               if(*(buf + 1) != -1)
+                       mask1 |= RT5639_BB_CT_MASK;
+               if(*(buf + 2) != -1)
+                       mask1 |= RT5639_G_BB_BST_MASK;
+               
+               snd_soc_update_bits(codec, RT5639_BASE_BACK, mask1,
+                       *(buf) << RT5639_BB_SFT |
+                       *(buf + 1) << RT5639_BB_CT_SFT |
+                       *(buf + 2) << RT5639_G_BB_BST_SFT);
+               break;
+
+       case RT_SET_CODEC_DIPOLE_SPK_IOCTL:
+               if(rt56xx.number < 2)
+                       break;
+               if (NULL == ioctl_ops->index_update_bits)
+                       break;
+
+               mask1 = 0;
+               if(*buf != -1)
+                       mask1 |= RT5639_DP_SPK_MASK;
+               if(*(buf + 1) != -1)
+                       mask1 |= RT5639_DP_ATT_MASK;
+               
+               ioctl_ops->index_update_bits(codec, RT5639_DIP_SPK_INF,
+                       mask1, *(buf) << RT5639_DP_SPK_SFT |
+                       *(buf + 1) << RT5639_DP_ATT_SFT );
+               break;
+
+       case RT_SET_CODEC_DRC_AGC_ENABLE_IOCTL:
+               if(rt56xx.number < 2)
+                       break;
+               set_drc_agc_enable(codec, *(buf), *(buf + 1));
+               break;
+
+       case RT_SET_CODEC_DRC_AGC_PAR_IOCTL:
+               if(rt56xx.number < 4)
+                       break;
+               set_drc_agc_parameters(codec, *(buf), *(buf + 1),
+                               *(buf + 2), *(buf + 3));
+               break;
+
+       case RT_SET_CODEC_DIGI_BOOST_GAIN_IOCTL:
+               if(rt56xx.number < 2)
+                       break;
+               set_digital_boost_gain(codec, *(buf), *(buf + 1));
+               break;
+
+       case RT_SET_CODEC_NOISE_GATE_IOCTL:
+               if(rt56xx.number < 4)
+                       break;
+               set_noise_gate(codec, *(buf), *(buf + 1),
+                               *(buf + 2), *(buf + 3));
+               break;
+
+       case RT_SET_CODEC_DRC_AGC_COMP_IOCTL:
+               if(rt56xx.number < 2)
+                       break;
+               set_drc_agc_compression(codec, *(buf), *(buf + 1));
+               break;
+
+       case RT_SET_CODEC_WNR_ENABLE_IOCTL:
+               if (NULL == ioctl_ops->index_update_bits)
+                       break;
+
+               ioctl_ops->index_update_bits(codec, RT5639_WND_1,
+                       RT5639_WND_MASK, *(buf) << RT5639_WND_SFT );
+               break;
+
+       case RT_GET_CODEC_DRC_AGC_ENABLE_IOCTL:
+               if(rt56xx.number < 2)
+                       break;
+               get_drc_agc_enable(codec, (buf), (buf + 1));
+               if (copy_to_user(rt56xx.buf, buf, sizeof(*buf) * rt56xx.number))
+                       goto err;
+               break;
+
+       case RT_GET_CODEC_DRC_AGC_PAR_IOCTL:
+               if(rt56xx.number < 4)
+                       break;
+               get_drc_agc_parameters(codec, (buf), (buf + 1),
+                               (buf + 2), (buf + 3));
+               if (copy_to_user(rt56xx.buf, buf,
+                       sizeof(*buf) * rt56xx.number))
+                       goto err;
+               break;
+
+       case RT_GET_CODEC_DIGI_BOOST_GAIN_IOCTL:
+               if(rt56xx.number < 2)
+                       break;
+               get_digital_boost_gain(codec, (buf), (buf + 1));
+               if (copy_to_user(rt56xx.buf, buf,
+                       sizeof(*buf) * rt56xx.number))
+                       goto err;
+               break;
+
+       case RT_GET_CODEC_NOISE_GATE_IOCTL:
+               if(rt56xx.number < 4)
+                       break;
+               get_noise_gate(codec, (buf), (buf + 1), (buf + 2), (buf + 3));
+               if (copy_to_user(rt56xx.buf, buf,
+                       sizeof(*buf) * rt56xx.number))
+                       goto err;
+               break;
+
+       case RT_GET_CODEC_DRC_AGC_COMP_IOCTL:
+               if(rt56xx.number < 2)
+                       break;
+               get_drc_agc_compression(codec, (buf), (buf + 1));
+               if (copy_to_user(rt56xx.buf, buf,
+                       sizeof(*buf) * rt56xx.number))
+                       goto err;
+               break;
+
+       case RT_GET_CODEC_SPK_VOL_IOCTL:
+               *buf = (snd_soc_read(codec, RT5639_SPK_VOL) & RT5639_L_VOL_MASK)
+                       >> RT5639_L_VOL_SFT;
+               if (copy_to_user(rt56xx.buf, buf, sizeof(*buf) * rt56xx.number))
+                       goto err;
+               break;
+
+       case RT_GET_CODEC_MIC_GAIN_IOCTL:
+               *buf = (snd_soc_read(codec, RT5639_IN1_IN2) & RT5639_BST_MASK1)
+                       >> RT5639_BST_SFT1;
+               if (copy_to_user(rt56xx.buf, buf, sizeof(*buf) * rt56xx.number))
+                       goto err;
+               break;
+#ifdef CONFIG_SND_SOC_RT5642
+       case RT_READ_CODEC_DSP_IOCTL:
+       case RT_WRITE_CODEC_DSP_IOCTL:
+       case RT_GET_CODEC_DSP_MODE_IOCTL:
+               return rt56xx_dsp_ioctl_common(hw, file, cmd, arg);
+#endif
+       case RT_GET_CODEC_HWEQ_IOCTL:
+       case RT_GET_CODEC_3D_SPK_IOCTL:
+       case RT_GET_CODEC_MP3PLUS_IOCTL:
+       case RT_GET_CODEC_3D_HEADPHONE_IOCTL:
+       case RT_GET_CODEC_BASS_BACK_IOCTL:
+       case RT_GET_CODEC_DIPOLE_SPK_IOCTL:
+       default:
+               break;
+       }
+
+       kfree(buf);
+       return 0;
+
+err:
+       kfree(buf);
+       return -EFAULT;
+}
+EXPORT_SYMBOL_GPL(rt5639_ioctl_common);
diff --git a/sound/soc/codecs/rt5639_ioctl.h b/sound/soc/codecs/rt5639_ioctl.h
new file mode 100755 (executable)
index 0000000..8682ab4
--- /dev/null
@@ -0,0 +1,37 @@
+/*
+ * rt5639_ioctl.h  --  RT5639 ALSA SoC audio driver IO control
+ *
+ * Copyright 2012 Realtek Microelectronics
+ * Author: Bard <bardliao@realtek.com>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ */
+
+#ifndef __RT5639_IOCTL_H__
+#define __RT5639_IOCTL_H__
+
+#include <sound/hwdep.h>
+#include <linux/ioctl.h>
+
+enum {
+       NORMAL=0,
+       SPK,
+       HP,
+       MODE_NUM,
+};
+
+#define EQ_REG_NUM 19
+typedef struct  hweq_s {
+       unsigned int reg[EQ_REG_NUM];
+       unsigned int value[EQ_REG_NUM];
+       unsigned int ctrl;
+} hweq_t;
+
+int rt5639_ioctl_common(struct snd_hwdep *hw, struct file *file,
+                       unsigned int cmd, unsigned long arg);
+int rt5639_update_eqmode(
+       struct snd_soc_codec *codec, int mode);
+
+#endif /* __RT5639_IOCTL_H__ */
diff --git a/sound/soc/codecs/rt56xx_ioctl.c b/sound/soc/codecs/rt56xx_ioctl.c
new file mode 100755 (executable)
index 0000000..24d0c52
--- /dev/null
@@ -0,0 +1,179 @@
+/*
+ * rt56xx_ioctl.h  --  RT56XX ALSA SoC audio driver IO control
+ *
+ * Copyright 2012 Realtek Microelectronics
+ * Author: Bard <bardliao@realtek.com>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ */
+
+#include <linux/spi/spi.h>
+#include <sound/soc.h>
+#include "rt56xx_ioctl.h"
+
+static struct rt56xx_ops rt56xx_ioctl_ops;
+
+#if defined(CONFIG_SND_HWDEP) || defined(CONFIG_SND_HWDEP_MODULE)
+#define RT_CE_CODEC_HWDEP_NAME "rt56xx hwdep "
+static int rt56xx_hwdep_open(struct snd_hwdep *hw, struct file *file)
+{
+       struct snd_soc_codec *codec = hw->private_data;
+       dev_dbg(codec->dev, "%s()\n", __func__);
+       return 0;
+}
+
+static int rt56xx_hwdep_release(struct snd_hwdep *hw, struct file *file)
+{
+       struct snd_soc_codec *codec = hw->private_data;
+       dev_dbg(codec->dev, "%s()\n", __func__);
+       return 0;
+}
+
+static int rt56xx_hwdep_ioctl_common(struct snd_hwdep *hw,
+               struct file *file, unsigned int cmd, unsigned long arg)
+{
+       struct snd_soc_codec *codec = hw->private_data;
+       struct rt56xx_cmd __user *_rt56xx = (struct rt56xx_cmd *)arg;
+       struct rt56xx_cmd rt56xx;
+       int *buf, *p;
+
+       if (copy_from_user(&rt56xx, _rt56xx, sizeof(rt56xx))) {
+               dev_err(codec->dev,"copy_from_user faild\n");
+               return -EFAULT;
+       }
+       dev_dbg(codec->dev, "%s(): rt56xx.number=%d, cmd=%d\n",
+                       __func__, rt56xx.number, cmd);
+       buf = kmalloc(sizeof(*buf) * rt56xx.number, GFP_KERNEL);
+       if (buf == NULL)
+               return -ENOMEM;
+       if (copy_from_user(buf, rt56xx.buf, sizeof(*buf) * rt56xx.number)) {
+               goto err;
+       }
+       
+       switch (cmd) {
+       case RT_READ_CODEC_REG_IOCTL:
+               for (p = buf; p < buf + rt56xx.number / 2; p++) {
+                       *(p + rt56xx.number / 2) = snd_soc_read(codec, *p);
+               }
+               if (copy_to_user(rt56xx.buf, buf, sizeof(*buf) * rt56xx.number))
+                       goto err;
+               break;          
+
+       case RT_WRITE_CODEC_REG_IOCTL:
+               for (p = buf; p < buf + rt56xx.number / 2; p++)
+                       snd_soc_write(codec, *p, *(p + rt56xx.number / 2));
+               break;
+
+       case RT_READ_CODEC_INDEX_IOCTL:
+               if (NULL == rt56xx_ioctl_ops.index_read)
+                       goto err;
+
+               for (p = buf; p < buf + rt56xx.number / 2; p++)
+                       *(p+rt56xx.number/2) = rt56xx_ioctl_ops.index_read(
+                                                       codec, *p);
+               if (copy_to_user(rt56xx.buf, buf,
+                       sizeof(*buf) * rt56xx.number))
+                       goto err;
+               break;
+
+       case RT_WRITE_CODEC_INDEX_IOCTL:
+               if (NULL == rt56xx_ioctl_ops.index_write)
+                       goto err;
+
+               for (p = buf; p < buf + rt56xx.number / 2; p++)
+                       rt56xx_ioctl_ops.index_write(codec, *p,
+                               *(p+rt56xx.number/2));
+               break;          
+
+       default:
+               if (NULL == rt56xx_ioctl_ops.ioctl_common)
+                       goto err;
+
+               rt56xx_ioctl_ops.ioctl_common(hw, file, cmd, arg);
+               break;
+       }
+
+       kfree(buf);
+       return 0;
+
+err:
+       kfree(buf);
+       return -EFAULT;
+}
+
+static int rt56xx_codec_dump_reg(struct snd_hwdep *hw,
+               struct file *file, unsigned long arg)
+{
+       struct snd_soc_codec *codec = hw->private_data;
+       struct rt56xx_cmd __user *_rt56xx =(struct rt56xx_cmd *)arg;
+       struct rt56xx_cmd rt56xx;
+       int i, *buf, number = codec->driver->reg_cache_size;
+
+       dev_dbg(codec->dev, "enter %s, number = %d\n", __func__, number);
+       if (copy_from_user(&rt56xx, _rt56xx, sizeof(rt56xx)))
+               return -EFAULT;
+       
+       buf = kmalloc(sizeof(*buf) * number, GFP_KERNEL);
+       if (buf == NULL)
+               return -ENOMEM;
+
+       for (i = 0; i < number/2; i++) {
+               buf[i] = i << 1;
+               buf[i + number / 2] = codec->read(codec, buf[i]);
+       }
+       if (copy_to_user(rt56xx.buf, buf, sizeof(*buf) * i))
+               goto err;
+       rt56xx.number = number;
+       if (copy_to_user(_rt56xx, &rt56xx, sizeof(rt56xx)))
+               goto err;
+       kfree(buf);
+       return 0;
+
+err:
+       kfree(buf);
+       return -EFAULT;
+}
+
+static int rt56xx_hwdep_ioctl(struct snd_hwdep *hw, struct file *file,
+                       unsigned int cmd, unsigned long arg)
+{
+       switch (cmd) {
+       case RT_READ_ALL_CODEC_REG_IOCTL:
+               return rt56xx_codec_dump_reg(hw, file, arg);
+
+       default:
+               return rt56xx_hwdep_ioctl_common(hw, file, cmd, arg);
+       }
+
+       return 0;
+}
+
+int realtek_ce_init_hwdep(struct snd_soc_codec *codec)
+{
+       struct snd_hwdep *hw;
+       struct snd_card *card = codec->card->snd_card;
+       int err;
+
+       dev_dbg(codec->dev, "enter %s\n", __func__);
+
+       if ((err = snd_hwdep_new(card, RT_CE_CODEC_HWDEP_NAME, 0, &hw)) < 0)
+               return err;
+       
+       strcpy(hw->name, RT_CE_CODEC_HWDEP_NAME);
+       hw->private_data = codec;
+       hw->ops.open = rt56xx_hwdep_open;
+       hw->ops.release = rt56xx_hwdep_release;
+       hw->ops.ioctl = rt56xx_hwdep_ioctl;
+
+       return 0;
+}
+EXPORT_SYMBOL_GPL(realtek_ce_init_hwdep);
+#endif
+
+struct rt56xx_ops *rt56xx_get_ioctl_ops(void)
+{
+       return &rt56xx_ioctl_ops;
+}
+EXPORT_SYMBOL_GPL(rt56xx_get_ioctl_ops);
diff --git a/sound/soc/codecs/rt56xx_ioctl.h b/sound/soc/codecs/rt56xx_ioctl.h
new file mode 100755 (executable)
index 0000000..1fdc56e
--- /dev/null
@@ -0,0 +1,78 @@
+/*
+ * rt56xx_ioctl.h  --  RT56XX ALSA SoC audio driver IO control
+ *
+ * Copyright 2012 Realtek Microelectronics
+ * Author: Bard <bardliao@realtek.com>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ */
+
+#ifndef __RT56XX_IOCTL_H__
+#define __RT56XX_IOCTL_H__
+
+#include <sound/hwdep.h>
+#include <linux/ioctl.h>
+
+struct rt56xx_cmd {
+       size_t number;
+       int __user *buf;
+};
+
+struct rt56xx_ops {
+       int (*index_write)(struct snd_soc_codec *codec,
+               unsigned int reg, unsigned int value);
+       unsigned int (*index_read)(struct snd_soc_codec *codec,
+                               unsigned int reg);
+       int (*index_update_bits)(struct snd_soc_codec *codec,
+               unsigned int reg, unsigned int mask, unsigned int value);
+       int (*ioctl_common)(struct snd_hwdep *hw, struct file *file,
+                       unsigned int cmd, unsigned long arg);
+};
+
+enum {
+       RT_READ_CODEC_REG_IOCTL = _IOR('R', 0x01, struct rt56xx_cmd),
+       RT_WRITE_CODEC_REG_IOCTL = _IOW('R', 0x01, struct rt56xx_cmd),
+       RT_READ_ALL_CODEC_REG_IOCTL = _IOR('R', 0x02, struct rt56xx_cmd),
+       RT_READ_CODEC_INDEX_IOCTL = _IOR('R', 0x03, struct rt56xx_cmd),
+       RT_WRITE_CODEC_INDEX_IOCTL = _IOW('R', 0x03, struct rt56xx_cmd),
+       RT_READ_CODEC_DSP_IOCTL = _IOR('R', 0x04, struct rt56xx_cmd),
+       RT_WRITE_CODEC_DSP_IOCTL = _IOW('R', 0x04, struct rt56xx_cmd),
+       RT_SET_CODEC_HWEQ_IOCTL = _IOW('R', 0x05, struct rt56xx_cmd),
+       RT_GET_CODEC_HWEQ_IOCTL = _IOR('R', 0x05, struct rt56xx_cmd),
+       RT_SET_CODEC_SPK_VOL_IOCTL = _IOW('R', 0x06, struct rt56xx_cmd),
+       RT_GET_CODEC_SPK_VOL_IOCTL = _IOR('R', 0x06, struct rt56xx_cmd),
+       RT_SET_CODEC_MIC_GAIN_IOCTL = _IOW('R', 0x07, struct rt56xx_cmd),
+       RT_GET_CODEC_MIC_GAIN_IOCTL = _IOR('R', 0x07, struct rt56xx_cmd),
+       RT_SET_CODEC_3D_SPK_IOCTL = _IOW('R', 0x08, struct rt56xx_cmd),
+       RT_GET_CODEC_3D_SPK_IOCTL = _IOR('R', 0x08, struct rt56xx_cmd),
+       RT_SET_CODEC_MP3PLUS_IOCTL = _IOW('R', 0x09, struct rt56xx_cmd),
+       RT_GET_CODEC_MP3PLUS_IOCTL = _IOR('R', 0x09, struct rt56xx_cmd),
+       RT_SET_CODEC_3D_HEADPHONE_IOCTL = _IOW('R', 0x0a, struct rt56xx_cmd),
+       RT_GET_CODEC_3D_HEADPHONE_IOCTL = _IOR('R', 0x0a, struct rt56xx_cmd),
+       RT_SET_CODEC_BASS_BACK_IOCTL = _IOW('R', 0x0b, struct rt56xx_cmd),
+       RT_GET_CODEC_BASS_BACK_IOCTL = _IOR('R', 0x0b, struct rt56xx_cmd),
+       RT_SET_CODEC_DIPOLE_SPK_IOCTL = _IOW('R', 0x0c, struct rt56xx_cmd),
+       RT_GET_CODEC_DIPOLE_SPK_IOCTL = _IOR('R', 0x0c, struct rt56xx_cmd),
+       RT_SET_CODEC_DRC_AGC_ENABLE_IOCTL = _IOW('R', 0x0d, struct rt56xx_cmd),
+       RT_GET_CODEC_DRC_AGC_ENABLE_IOCTL = _IOR('R', 0x0d, struct rt56xx_cmd),
+       RT_SET_CODEC_DSP_MODE_IOCTL = _IOW('R', 0x0e, struct rt56xx_cmd),
+       RT_GET_CODEC_DSP_MODE_IOCTL = _IOR('R', 0x0e, struct rt56xx_cmd),
+       RT_SET_CODEC_WNR_ENABLE_IOCTL = _IOW('R', 0x0f, struct rt56xx_cmd),
+       RT_GET_CODEC_WNR_ENABLE_IOCTL = _IOR('R', 0x0f, struct rt56xx_cmd),
+       RT_SET_CODEC_DRC_AGC_PAR_IOCTL = _IOW('R', 0x10, struct rt56xx_cmd),
+       RT_GET_CODEC_DRC_AGC_PAR_IOCTL = _IOR('R', 0x10, struct rt56xx_cmd),
+       RT_SET_CODEC_DIGI_BOOST_GAIN_IOCTL = _IOW('R', 0x11, struct rt56xx_cmd),
+       RT_GET_CODEC_DIGI_BOOST_GAIN_IOCTL = _IOR('R', 0x11, struct rt56xx_cmd),
+       RT_SET_CODEC_NOISE_GATE_IOCTL = _IOW('R', 0x12, struct rt56xx_cmd),
+       RT_GET_CODEC_NOISE_GATE_IOCTL = _IOR('R', 0x12, struct rt56xx_cmd),
+       RT_SET_CODEC_DRC_AGC_COMP_IOCTL = _IOW('R', 0x13, struct rt56xx_cmd),
+       RT_GET_CODEC_DRC_AGC_COMP_IOCTL = _IOR('R', 0x13, struct rt56xx_cmd),
+       RT_GET_CODEC_ID = _IOR('R', 0x30, struct rt56xx_cmd),
+};
+
+int realtek_ce_init_hwdep(struct snd_soc_codec *codec);
+struct rt56xx_ops *rt56xx_get_ioctl_ops(void);
+
+#endif /* __RT56XX_IOCTL_H__ */
index cf0475541d8df428beb22c58063e3dca2b62106f..b77f7622f6e05a8a75ad01069dbec53521cedb37 100755 (executable)
@@ -144,7 +144,15 @@ config SND_RK29_SOC_RT3224
        select SND_SOC_RT3224
        help
          RT3224 is pin to pin as RT3261, but not have dsp function.
-
+         
+config SND_RK29_SOC_RT5639
+       tristate "SoC I2S Audio support for rockchip - RT5639"
+       depends on SND_RK29_SOC
+       select SND_RK29_SOC_I2S
+       select SND_SOC_RT5639
+       help
+         rt5639
+         
 config SND_RK29_SOC_RT3261
        tristate "SoC I2S Audio support for rockchip - RT3261"
        depends on SND_RK29_SOC
index c517a186eb97329f19b5093ecff2c14225a8f07a..cd8970b815e1b69cb77cb3630cf9398c3f6c03b5 100755 (executable)
@@ -19,6 +19,7 @@ snd-soc-rt5631-phone-objs := rk29_rt5631_phone.o
 snd-soc-rt5625-objs := rk29_rt5625.o
 snd-soc-rt3261-objs := rk29_rt3261.o
 snd-soc-rt3224-objs := rk29_rt3261.o
+snd-soc-rt5639-objs := rk29_rt5639.o
 snd-soc-cs42l52-objs := rk29_cs42l52.o
 snd-soc-aic3111-objs := rk29_aic3111.o
 snd-soc-wm8988-objs := rk29_wm8988.o
@@ -38,6 +39,7 @@ obj-$(CONFIG_SND_RK29_SOC_RT5631_PHONE) += snd-soc-rt5631-phone.o
 obj-$(CONFIG_SND_RK29_SOC_RT5625) += snd-soc-rt5625.o
 obj-$(CONFIG_SND_RK29_SOC_RT3261) += snd-soc-rt3261.o
 obj-$(CONFIG_SND_RK29_SOC_RT3224) += snd-soc-rt3224.o
+obj-$(CONFIG_SND_RK29_SOC_RT5639) += snd-soc-rt5639.o
 obj-$(CONFIG_SND_RK29_SOC_RK1000) += snd-soc-rk1000.o
 obj-$(CONFIG_SND_RK29_SOC_CS42L52) += snd-soc-cs42l52.o
 obj-$(CONFIG_SND_RK29_SOC_AIC3111) += snd-soc-aic3111.o
diff --git a/sound/soc/rk29/rk29_rt5639.c b/sound/soc/rk29/rk29_rt5639.c
new file mode 100755 (executable)
index 0000000..79ae984
--- /dev/null
@@ -0,0 +1,247 @@
+/*\r
+ * rk29_rt5625.c  --  SoC audio for rockchip\r
+ *\r
+ * Driver for rockchip rt5625 audio\r
+ *\r
+ *  This program is free software; you can redistribute  it and/or modify it\r
+ *  under  the terms of  the GNU General  Public License as published by the\r
+ *  Free Software Foundation;  either version 2 of the  License, or (at your\r
+ *  option) any later version.\r
+ *\r
+ *\r
+ */\r
+\r
+#include <linux/module.h>\r
+#include <linux/device.h>\r
+#include <sound/core.h>\r
+#include <sound/pcm.h>\r
+#include <sound/soc.h>\r
+#include <sound/soc-dapm.h>\r
+#include <asm/io.h>\r
+#include <mach/hardware.h>\r
+\r
+#include "../codecs/rt3261.h"\r
+#include "rk29_pcm.h"\r
+#include "rk29_i2s.h"\r
+\r
+#if 1\r
+#define        DBG(x...)       printk(KERN_INFO x)\r
+#else\r
+#define        DBG(x...)\r
+#endif\r
+\r
+static int rk29_hw_params(struct snd_pcm_substream *substream,\r
+       struct snd_pcm_hw_params *params)\r
+{\r
+       struct snd_soc_pcm_runtime *rtd = substream->private_data;\r
+       struct snd_soc_dai *codec_dai = rtd->codec_dai;\r
+       struct snd_soc_dai *cpu_dai = rtd->cpu_dai;\r
+       unsigned int pll_out = 0;\r
+       int ret;\r
+\r
+       DBG("Enter::%s----%d\n",__FUNCTION__,__LINE__);    \r
+       /*by Vincent Hsiung for EQ Vol Change*/\r
+       #define HW_PARAMS_FLAG_EQVOL_ON 0x21\r
+       #define HW_PARAMS_FLAG_EQVOL_OFF 0x22\r
+       if (codec_dai->driver->ops->hw_params && ((params->flags == HW_PARAMS_FLAG_EQVOL_ON) || (params->flags == HW_PARAMS_FLAG_EQVOL_OFF)))\r
+       {\r
+               ret = codec_dai->driver->ops->hw_params(substream, params, codec_dai); //by Vincent\r
+               DBG("Enter::%s----%d\n",__FUNCTION__,__LINE__);\r
+       } else {\r
+                \r
+               /* set codec DAI configuration */\r
+               #if defined (CONFIG_SND_RK29_CODEC_SOC_SLAVE) \r
+\r
+               ret = snd_soc_dai_set_fmt(codec_dai, SND_SOC_DAIFMT_I2S |\r
+                               SND_SOC_DAIFMT_NB_NF | SND_SOC_DAIFMT_CBS_CFS);\r
+               #endif  \r
+               #if defined (CONFIG_SND_RK29_CODEC_SOC_MASTER) \r
+\r
+               ret = snd_soc_dai_set_fmt(codec_dai, SND_SOC_DAIFMT_I2S |\r
+                               SND_SOC_DAIFMT_NB_NF | SND_SOC_DAIFMT_CBM_CFM ); \r
+               #endif\r
+               if (ret < 0)\r
+                       return ret; \r
+\r
+               /* set cpu DAI configuration */\r
+               #if defined (CONFIG_SND_RK29_CODEC_SOC_SLAVE) \r
+               ret = snd_soc_dai_set_fmt(cpu_dai, SND_SOC_DAIFMT_I2S |\r
+                               SND_SOC_DAIFMT_NB_NF | SND_SOC_DAIFMT_CBM_CFM);\r
+               #endif  \r
+               #if defined (CONFIG_SND_RK29_CODEC_SOC_MASTER) \r
+               ret = snd_soc_dai_set_fmt(cpu_dai, SND_SOC_DAIFMT_I2S |\r
+                               SND_SOC_DAIFMT_NB_NF | SND_SOC_DAIFMT_CBS_CFS); \r
+               #endif          \r
+               if (ret < 0)\r
+                       return ret;\r
+       }\r
+\r
+       switch(params_rate(params)) {\r
+               case 8000:\r
+               case 16000:\r
+               case 24000:\r
+               case 32000:\r
+               case 48000:\r
+                       pll_out = 12288000;\r
+                       break;\r
+               case 11025:\r
+               case 22050:\r
+               case 44100:\r
+                       pll_out = 11289600;\r
+                       break;\r
+               default:\r
+                       DBG("Enter:%s, %d, Error rate=%d\n", __FUNCTION__, __LINE__, params_rate(params));\r
+                       return -EINVAL;\r
+                       break;\r
+       }\r
+\r
+       DBG("Enter:%s, %d, rate=%d\n", __FUNCTION__, __LINE__, params_rate(params));\r
+\r
+       /*Set the system clk for codec*/\r
+       ret = snd_soc_dai_set_sysclk(codec_dai, 0, pll_out, SND_SOC_CLOCK_IN);\r
+       if (ret < 0)\r
+       {\r
+                      DBG("rk29_hw_params_rt5625:failed to set the sysclk for codec side\n"); \r
+               return ret;\r
+       }\r
+\r
+       snd_soc_dai_set_sysclk(cpu_dai, 0, pll_out, 0);\r
+       snd_soc_dai_set_clkdiv(cpu_dai, ROCKCHIP_DIV_BCLK, (pll_out/4)/params_rate(params)-1);\r
+       snd_soc_dai_set_clkdiv(cpu_dai, ROCKCHIP_DIV_MCLK, 3);\r
+\r
+       DBG("Enter:%s, %d, pll_out/4/params_rate(params) = %d \n", __FUNCTION__, __LINE__, (pll_out/4)/params_rate(params));\r
\r
+       return 0;\r
+}\r
+\r
+static int rt3261_voice_hw_params(struct snd_pcm_substream *substream,\r
+       struct snd_pcm_hw_params *params)\r
+{\r
+       struct snd_soc_pcm_runtime *rtd = substream->private_data;\r
+       struct snd_soc_dai *codec_dai = rtd->codec_dai;\r
+       struct snd_soc_dai *cpu_dai = rtd->cpu_dai;\r
+       unsigned int pll_out = 0;\r
+       int ret;\r
+\r
+       DBG("Enter::%s----%d\n",__FUNCTION__,__LINE__);    \r
+       \r
+       /* set codec DAI configuration */\r
+       //#if defined (CONFIG_SND_CODEC_SOC_SLAVE) \r
+       DBG("Enter::%s----codec slave\n",__FUNCTION__);\r
+\r
+       ret = snd_soc_dai_set_fmt(codec_dai, SND_SOC_DAIFMT_DSP_A |\r
+                               SND_SOC_DAIFMT_IB_NF | SND_SOC_DAIFMT_CBS_CFS);\r
+       /*#endif\r
+       //#if defined (CONFIG_SND_CODEC_SOC_MASTER) \r
+       DBG("Enter::%s----codec master\n",__FUNCTION__);\r
+\r
+       ret = snd_soc_dai_set_fmt(codec_dai, SND_SOC_DAIFMT_DSP_A |\r
+               SND_SOC_DAIFMT_IB_NF | SND_SOC_DAIFMT_CBM_CFM ); \r
+       #endif*/\r
+\r
+       switch(params_rate(params)) {\r
+               case 8000:\r
+               case 16000:\r
+               case 24000:\r
+               case 32000:\r
+               case 48000:\r
+                       pll_out = 12288000;\r
+                       break;\r
+               case 11025:\r
+               case 22050:\r
+               case 44100:\r
+                       pll_out = 11289600;\r
+                       break;\r
+               default:\r
+                       DBG("Enter:%s, %d, Error rate=%d\n", __FUNCTION__, __LINE__, params_rate(params));\r
+                       return -EINVAL;\r
+                       break;\r
+       }\r
+\r
+       //snd_soc_dai_set_pll(codec_dai, RT5625_PLL_MCLK_TO_VSYSCLK, 0, pll_out, 24576000);???????\r
+\r
+       /*Set the system clk for codec*/\r
+       ret = snd_soc_dai_set_sysclk(codec_dai, 0, 24576000, SND_SOC_CLOCK_IN);\r
+\r
+       if (ret < 0) {\r
+               printk("rk29_hw_params_rt5625:failed to set the sysclk for codec side\n"); \r
+               return ret;\r
+       }\r
+\r
+       ret = snd_soc_dai_set_sysclk(cpu_dai, 0, pll_out, 0);\r
\r
+       return 0;\r
+}\r
+\r
+static struct snd_soc_ops rk29_ops = {\r
+       .hw_params = rk29_hw_params,\r
+};\r
+\r
+static struct snd_soc_ops rt5639_voice_ops = {\r
+       .hw_params = rt3261_voice_hw_params,\r
+};\r
+\r
+static struct snd_soc_dai_link rk29_dai[] = {\r
+       {\r
+               .name = "RT5639 I2S1",\r
+               .stream_name = "RT5639 PCM",\r
+               .codec_name = "rt5639.0-001c",\r
+               .platform_name = "rockchip-audio",\r
+               .cpu_dai_name = "rk29_i2s.0",\r
+               .codec_dai_name = "rt5639-aif1",\r
+               .ops = &rk29_ops,\r
+       },\r
+       {\r
+               .name = "RT5639 I2S2",\r
+               .stream_name = "RT5639 PCM",\r
+               .codec_name = "rt5639.0-001c",\r
+               .platform_name = "rockchip-audio",\r
+               .cpu_dai_name = "rk29_i2s.0",\r
+               .codec_dai_name = "rt5639-aif2",\r
+               .ops = &rt5639_voice_ops,\r
+       },\r
+};\r
+\r
+static struct snd_soc_card snd_soc_card_rk29 = {\r
+       .name = "RK29_RT5639",\r
+       .dai_link = rk29_dai,\r
+       .num_links = 2,\r
+};\r
+\r
+static struct platform_device *rk29_snd_device;\r
+\r
+static int __init audio_card_init(void)\r
+{\r
+       int ret =0;\r
+\r
+       DBG("Enter::%s----%d\n",__FUNCTION__,__LINE__);\r
+\r
+       rk29_snd_device = platform_device_alloc("soc-audio", -1);\r
+       if (!rk29_snd_device) {\r
+                 printk("platform device allocation failed\n");\r
+                 return -ENOMEM;\r
+       }\r
+\r
+       platform_set_drvdata(rk29_snd_device, &snd_soc_card_rk29);\r
+       ret = platform_device_add(rk29_snd_device);\r
+       if (ret) {\r
+               printk("platform device add failed\n");\r
+\r
+               platform_device_put(rk29_snd_device);\r
+               return ret;\r
+       }\r
+               \r
+        return ret;\r
+}\r
+\r
+static void __exit audio_card_exit(void)\r
+{\r
+       platform_device_unregister(rk29_snd_device);\r
+}\r
+\r
+module_init(audio_card_init);  \r
+module_exit(audio_card_exit);\r
+/* Module information */\r
+MODULE_AUTHOR("rockchip");\r
+MODULE_DESCRIPTION("ROCKCHIP i2s ASoC Interface");\r
+MODULE_LICENSE("GPL");\r