* Allow more registers to be allocated from the general register pool
authorMisha Brukman <brukman+llvm@gmail.com>
Wed, 30 Jun 2004 21:54:50 +0000 (21:54 +0000)
committerMisha Brukman <brukman+llvm@gmail.com>
Wed, 30 Jun 2004 21:54:50 +0000 (21:54 +0000)
* Define the condition register class

git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@14510 91177308-0d34-0410-b5e6-96231b3b80d8

lib/Target/PowerPC/PPCRegisterInfo.td

index da7152edc76129215c98163124ac2b9ad31bb129..d0e2e0fb1c378723e85e3d56095b50a3264eace8 100644 (file)
@@ -72,14 +72,15 @@ def CTR : SPR<3>;
 def TBL : SPR<4>;
 def TBU : SPR<5>;
 
-/// Register classes: one for floats and another for non-floats.
-def GPRC : RegisterClass<i32, 4, [R13, R14, R15, R16, R17, R18, R19, R20, R21,
-                                  R22, R23, R24, R25, R26, R27, R28, R29, R30, 
-                                  R31, R0, R1, R2, R3, R4, R5, R6, R7,
-                                  R8, R9, R10, R11, R12]> {
+/// Register classes
+def GPRC : 
+  RegisterClass<i32, 4, 
+    [R0, R11, R12, R13, R14, R15, R16, R17, R18, R19, R20, R21, R22, R23, R24,
+    R25, R26, R27, R28, R29, R30, R31, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10]>
+{
   let Methods = [{
     iterator allocation_order_end(MachineFunction &MF) const {
-      return end()-13;   // do not allocate r0-r12
+      return end()-9;   // do not allocate r1-r10
     }
   }];
 }
@@ -88,3 +89,4 @@ def FPRC : RegisterClass<f64, 8, [F0, F1, F2, F3, F4, F5, F6, F7,
   F8, F9, F10, F11, F12, F13, F14, F15, F16, F17, F18, F19, F20, F21,
   F22, F23, F24, F25, F26, F27, F28, F29, F30, F31]>;
 
+def CRRC : RegisterClass<i4, 4, [CR0, CR1, CR2, CR3, CR4, CR5, CR6, CR7]>;