[SCSI] pm8001: Add FUNC_GET_EVENTS
authorMark Salyzyn <mark_salyzyn@xyratex.com>
Tue, 17 Jan 2012 14:18:57 +0000 (09:18 -0500)
committerJames Bottomley <JBottomley@Parallels.com>
Sun, 19 Feb 2012 14:08:51 +0000 (08:08 -0600)
Jack noticed I dropped a patch fragment associated with a flags automatic
variable in mpi_set_phys_g3_with_ssc (ooops) and that the pre-emptive locking
that piggy-backed this patch was not in-fact necessary because of underlying
atomic accesses to the hardware. Here is the updated patch fixing these two
issues.

The pm8001 driver is missing the FUNC_GET_EVENTS handler in the phy control
function. Since the pm8001_bar4_shift function was not designed to be called
at runtime, added locking surrounding the adjustment for all accesses.

Signed-off-by: Mark Salyzyn <mark_salyzyn@xyratex.com>
Acked-by: Jack Wang <jack_wang@usish.com>
Signed-off-by: James Bottomley <JBottomley@Parallels.com>
drivers/scsi/pm8001/pm8001_hwi.c
drivers/scsi/pm8001/pm8001_sas.c
drivers/scsi/pm8001/pm8001_sas.h

index b7b92f7be2aa440afd1613149049f7bb5ea3993f..f3c44b96c1c9daaec57a97e1e6c159a962325aa4 100644 (file)
@@ -338,26 +338,25 @@ update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
 }
 
 /**
- * bar4_shift - function is called to shift BAR base address
- * @pm8001_ha : our hba card information
+ * pm8001_bar4_shift - function is called to shift BAR base address
+ * @pm8001_ha : our hba card infomation
  * @shiftValue : shifting value in memory bar.
  */
-static int bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
+int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
 {
        u32 regVal;
-       u32 max_wait_count;
+       unsigned long start;
 
        /* program the inbound AXI translation Lower Address */
        pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
 
        /* confirm the setting is written */
-       max_wait_count = 1 * 1000 * 1000;  /* 1 sec */
+       start = jiffies + HZ; /* 1 sec */
        do {
-               udelay(1);
                regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
-       } while ((regVal != shiftValue) && (--max_wait_count));
+       } while ((regVal != shiftValue) && time_before(jiffies, start));
 
-       if (!max_wait_count) {
+       if (regVal != shiftValue) {
                PM8001_INIT_DBG(pm8001_ha,
                        pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
                        " = 0x%x\n", regVal));
@@ -375,6 +374,7 @@ static void __devinit
 mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha, u32 SSCbit)
 {
        u32 value, offset, i;
+       unsigned long flags;
 
 #define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
 #define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
@@ -388,16 +388,23 @@ mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha, u32 SSCbit)
     * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
     * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
     */
-       if (-1 == bar4_shift(pm8001_ha, SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR))
+       spin_lock_irqsave(&pm8001_ha->lock, flags);
+       if (-1 == pm8001_bar4_shift(pm8001_ha,
+                               SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
+               spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                return;
+       }
 
        for (i = 0; i < 4; i++) {
                offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
                pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
        }
        /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
-       if (-1 == bar4_shift(pm8001_ha, SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR))
+       if (-1 == pm8001_bar4_shift(pm8001_ha,
+                               SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
+               spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                return;
+       }
        for (i = 4; i < 8; i++) {
                offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
                pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
@@ -421,7 +428,8 @@ mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha, u32 SSCbit)
        pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
 
        /*set the shifted destination address to 0x0 to avoid error operation */
-       bar4_shift(pm8001_ha, 0x0);
+       pm8001_bar4_shift(pm8001_ha, 0x0);
+       spin_unlock_irqrestore(&pm8001_ha->lock, flags);
        return;
 }
 
@@ -437,6 +445,7 @@ mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
        u32 offset;
        u32 value;
        u32 i;
+       unsigned long flags;
 
 #define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
 #define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
@@ -445,24 +454,30 @@ mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
 #define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
 
        value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
+       spin_lock_irqsave(&pm8001_ha->lock, flags);
        /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
-       if (-1 == bar4_shift(pm8001_ha,
-                            OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR))
+       if (-1 == pm8001_bar4_shift(pm8001_ha,
+                            OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
+               spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                return;
+       }
        for (i = 0; i < 4; i++) {
                offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
                pm8001_cw32(pm8001_ha, 2, offset, value);
        }
 
-       if (-1 == bar4_shift(pm8001_ha,
-                            OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR))
+       if (-1 == pm8001_bar4_shift(pm8001_ha,
+                            OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
+               spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                return;
+       }
        for (i = 4; i < 8; i++) {
                offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
                pm8001_cw32(pm8001_ha, 2, offset, value);
        }
        /*set the shifted destination address to 0x0 to avoid error operation */
-       bar4_shift(pm8001_ha, 0x0);
+       pm8001_bar4_shift(pm8001_ha, 0x0);
+       spin_unlock_irqrestore(&pm8001_ha->lock, flags);
        return;
 }
 
@@ -688,8 +703,11 @@ static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
                PM8001_INIT_DBG(pm8001_ha,
                        pm8001_printk("Firmware is ready for reset .\n"));
        } else {
-       /* Trigger NMI twice via RB6 */
-               if (-1 == bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
+               unsigned long flags;
+               /* Trigger NMI twice via RB6 */
+               spin_lock_irqsave(&pm8001_ha->lock, flags);
+               if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
+                       spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                        PM8001_FAIL_DBG(pm8001_ha,
                                pm8001_printk("Shift Bar4 to 0x%x failed\n",
                                        RB6_ACCESS_REG));
@@ -715,8 +733,10 @@ static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
                        PM8001_FAIL_DBG(pm8001_ha,
                                pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
                                pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
+                       spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                        return -1;
                }
+               spin_unlock_irqrestore(&pm8001_ha->lock, flags);
        }
        return 0;
 }
@@ -733,6 +753,7 @@ pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
        u32     regVal, toggleVal;
        u32     max_wait_count;
        u32     regVal1, regVal2, regVal3;
+       unsigned long flags;
 
        /* step1: Check FW is ready for soft reset */
        if (soft_reset_ready_check(pm8001_ha) != 0) {
@@ -743,7 +764,9 @@ pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
        /* step 2: clear NMI status register on AAP1 and IOP, write the same
        value to clear */
        /* map 0x60000 to BAR4(0x20), BAR2(win) */
-       if (-1 == bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
+       spin_lock_irqsave(&pm8001_ha->lock, flags);
+       if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
+               spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                PM8001_FAIL_DBG(pm8001_ha,
                        pm8001_printk("Shift Bar4 to 0x%x failed\n",
                        MBIC_AAP1_ADDR_BASE));
@@ -754,7 +777,8 @@ pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
                pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
        pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
        /* map 0x70000 to BAR4(0x20), BAR2(win) */
-       if (-1 == bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
+       if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
+               spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                PM8001_FAIL_DBG(pm8001_ha,
                        pm8001_printk("Shift Bar4 to 0x%x failed\n",
                        MBIC_IOP_ADDR_BASE));
@@ -796,7 +820,8 @@ pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
 
        /* read required registers for confirmming */
        /* map 0x0700000 to BAR4(0x20), BAR2(win) */
-       if (-1 == bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
+       if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
+               spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                PM8001_FAIL_DBG(pm8001_ha,
                        pm8001_printk("Shift Bar4 to 0x%x failed\n",
                        GSM_ADDR_BASE));
@@ -862,7 +887,8 @@ pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
        /* step 5: delay 10 usec */
        udelay(10);
        /* step 5-b: set GPIO-0 output control to tristate anyway */
-       if (-1 == bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
+       if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
+               spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                PM8001_INIT_DBG(pm8001_ha,
                                pm8001_printk("Shift Bar4 to 0x%x failed\n",
                                GPIO_ADDR_BASE));
@@ -878,7 +904,8 @@ pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
 
        /* Step 6: Reset the IOP and AAP1 */
        /* map 0x00000 to BAR4(0x20), BAR2(win) */
-       if (-1 == bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
+       if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
+               spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                PM8001_FAIL_DBG(pm8001_ha,
                        pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
                        SPC_TOP_LEVEL_ADDR_BASE));
@@ -915,7 +942,8 @@ pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
 
        /* step 11: reads and sets the GSM Configuration and Reset Register */
        /* map 0x0700000 to BAR4(0x20), BAR2(win) */
-       if (-1 == bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
+       if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
+               spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                PM8001_FAIL_DBG(pm8001_ha,
                        pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
                        GSM_ADDR_BASE));
@@ -968,7 +996,8 @@ pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
 
        /* step 13: bring the IOP and AAP1 out of reset */
        /* map 0x00000 to BAR4(0x20), BAR2(win) */
-       if (-1 == bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
+       if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
+               spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                PM8001_FAIL_DBG(pm8001_ha,
                        pm8001_printk("Shift Bar4 to 0x%x failed\n",
                        SPC_TOP_LEVEL_ADDR_BASE));
@@ -1010,6 +1039,7 @@ pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
                                pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
                                pm8001_cr32(pm8001_ha, 0,
                                MSGU_SCRATCH_PAD_3)));
+                       spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                        return -1;
                }
 
@@ -1039,9 +1069,12 @@ pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
                                pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
                                pm8001_cr32(pm8001_ha, 0,
                                MSGU_SCRATCH_PAD_3)));
+                       spin_unlock_irqrestore(&pm8001_ha->lock, flags);
                        return -1;
                }
        }
+       pm8001_bar4_shift(pm8001_ha, 0);
+       spin_unlock_irqrestore(&pm8001_ha->lock, flags);
 
        PM8001_INIT_DBG(pm8001_ha,
                pm8001_printk("SPC soft reset Complete\n"));
@@ -1157,8 +1190,8 @@ pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
        msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
        msi_index += MSIX_TABLE_BASE;
        pm8001_cw32(pm8001_ha, 0,  msi_index, MSIX_INTERRUPT_DISABLE);
-
 }
+
 /**
  * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  * @pm8001_ha: our hba card information
index 7ae22a67bd3140a5f28c2b7c9919bc62ed4b48bf..ab0704e390403b62b70b506502cec1a549653f39 100644 (file)
@@ -166,6 +166,7 @@ int pm8001_phy_control(struct asd_sas_phy *sas_phy, enum phy_func func,
        struct pm8001_hba_info *pm8001_ha = NULL;
        struct sas_phy_linkrates *rates;
        DECLARE_COMPLETION_ONSTACK(completion);
+       unsigned long flags;
        pm8001_ha = sas_phy->ha->lldd_ha;
        pm8001_ha->phy[phy_id].enable_completion = &completion;
        switch (func) {
@@ -209,8 +210,29 @@ int pm8001_phy_control(struct asd_sas_phy *sas_phy, enum phy_func func,
        case PHY_FUNC_DISABLE:
                PM8001_CHIP_DISP->phy_stop_req(pm8001_ha, phy_id);
                break;
+       case PHY_FUNC_GET_EVENTS:
+               spin_lock_irqsave(&pm8001_ha->lock, flags);
+               if (-1 == pm8001_bar4_shift(pm8001_ha,
+                                       (phy_id < 4) ? 0x30000 : 0x40000)) {
+                       spin_unlock_irqrestore(&pm8001_ha->lock, flags);
+                       return -EINVAL;
+               }
+               {
+                       struct sas_phy *phy = sas_phy->phy;
+                       uint32_t *qp = (uint32_t *)(((char *)
+                               pm8001_ha->io_mem[2].memvirtaddr)
+                               + 0x1034 + (0x4000 * (phy_id & 3)));
+
+                       phy->invalid_dword_count = qp[0];
+                       phy->running_disparity_error_count = qp[1];
+                       phy->loss_of_dword_sync_count = qp[3];
+                       phy->phy_reset_problem_count = qp[4];
+               }
+               pm8001_bar4_shift(pm8001_ha, 0);
+               spin_unlock_irqrestore(&pm8001_ha->lock, flags);
+               return 0;
        default:
-               rc = -ENOSYS;
+               rc = -EOPNOTSUPP;
        }
        msleep(300);
        return rc;
index 93959febe2051a9b0e51c8176000de09721c6f08..83a48f3247b8c2852e4cccff7b79508e1e9d2f97 100644 (file)
@@ -488,6 +488,7 @@ int pm8001_mem_alloc(struct pci_dev *pdev, void **virt_addr,
        dma_addr_t *pphys_addr, u32 *pphys_addr_hi, u32 *pphys_addr_lo,
        u32 mem_size, u32 align);
 
+int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue);
 
 /* ctl shared API */
 extern struct device_attribute *pm8001_host_attrs[];