Add support for FSIN/FCOS when unsafe math ops are enabled. Patch contributed by
authorChris Lattner <sabre@nondot.org>
Sat, 30 Apr 2005 04:25:35 +0000 (04:25 +0000)
committerChris Lattner <sabre@nondot.org>
Sat, 30 Apr 2005 04:25:35 +0000 (04:25 +0000)
Morten Ofstad!

git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@21632 91177308-0d34-0410-b5e6-96231b3b80d8

lib/Target/X86/X86ISelPattern.cpp

index d7ea0e3c8e6cb69f2f462ecf403ffa9a4b00e30d..8b3f31cecfa568b2699553985ea450cce13b6722 100644 (file)
@@ -24,6 +24,7 @@
 #include "llvm/CodeGen/SSARegMap.h"
 #include "llvm/Target/TargetData.h"
 #include "llvm/Target/TargetLowering.h"
+#include "llvm/Target/TargetOptions.h"
 #include "llvm/Support/MathExtras.h"
 #include "llvm/ADT/Statistic.h"
 #include <set>
@@ -64,6 +65,11 @@ namespace {
       setOperationAction(ISD::SEXTLOAD         , MVT::i1   , Expand);
       setOperationAction(ISD::SREM             , MVT::f64  , Expand);
 
+      if (!UnsafeFPMath) {
+        setOperationAction(ISD::FSIN           , MVT::f64  , Expand);
+        setOperationAction(ISD::FCOS           , MVT::f64  , Expand);
+      }
+
       // These should be promoted to a larger select which is supported.
 /**/  setOperationAction(ISD::SELECT           , MVT::i1   , Promote);
       setOperationAction(ISD::SELECT           , MVT::i8   , Promote);
@@ -1831,6 +1837,8 @@ unsigned ISel::SelectExpr(SDOperand N) {
 
   case ISD::FABS:
   case ISD::FNEG:
+  case ISD::FSIN:
+  case ISD::FCOS:
   case ISD::FSQRT:
     assert(N.getValueType()==MVT::f64 && "Illegal type for this operation");
     Tmp1 = SelectExpr(Node->getOperand(0));
@@ -1839,6 +1847,8 @@ unsigned ISel::SelectExpr(SDOperand N) {
     case ISD::FABS: BuildMI(BB, X86::FABS, 1, Result).addReg(Tmp1); break;
     case ISD::FNEG: BuildMI(BB, X86::FCHS, 1, Result).addReg(Tmp1); break;
     case ISD::FSQRT: BuildMI(BB, X86::FSQRT, 1, Result).addReg(Tmp1); break;
+    case ISD::FSIN: BuildMI(BB, X86::FSIN, 1, Result).addReg(Tmp1); break;
+    case ISD::FCOS: BuildMI(BB, X86::FCOS, 1, Result).addReg(Tmp1); break;
     }
     return Result;