clk: rockchip: rk3228: export hdmiphy clock
authorWeiYong Bi <bivvy.bi@rock-chips.com>
Tue, 6 Jun 2017 00:32:54 +0000 (08:32 +0800)
committerHuang, Tao <huangtao@rock-chips.com>
Tue, 6 Jun 2017 07:08:21 +0000 (15:08 +0800)
Change-Id: Ib7acd4c2f576ad320e069ab2bd9137156062e2d9
Signed-off-by: WeiYong Bi <bivvy.bi@rock-chips.com>
drivers/clk/rockchip/clk-rk3228.c
include/dt-bindings/clock/rk3228-cru.h

index 3f04be67429d3d434ae6a6ed70a72625959b9d90..9a86f7ed0817f19a6d716248013f40f3ae7dc023 100644 (file)
@@ -255,7 +255,7 @@ static struct rockchip_clk_branch rk3228_clk_branches[] __initdata = {
                        RK2928_CLKGATE_CON(4), 0, GFLAGS),
 
        /* PD_MISC */
-       MUX(0, "hdmiphy", mux_hdmiphy_p, CLK_SET_RATE_PARENT,
+       MUX(HDMIPHY, "hdmiphy", mux_hdmiphy_p, CLK_SET_RATE_PARENT,
                        RK2928_MISC_CON, 13, 1, MFLAGS),
        MUX(0, "usb480m_phy", mux_usb480m_phy_p, CLK_SET_RATE_PARENT,
                        RK2928_MISC_CON, 14, 1, MFLAGS),
index 56f841c22801a7b5c349cb99f5732b3274986ce3..007267331695c6037507ca926a4b57600cb8faf6 100644 (file)
@@ -76,6 +76,7 @@
 /* dclk gates */
 #define DCLK_VOP               190
 #define DCLK_HDMI_PHY          191
+#define HDMIPHY                        192
 
 /* aclk gates */
 #define ACLK_DMAC              194