arm64: dts: rockchip: add the 4th cell for u2phy1_otg interrupts for rk3399
authorWu Liang feng <wulf@rock-chips.com>
Wed, 12 Oct 2016 08:12:58 +0000 (16:12 +0800)
committerHuang, Tao <huangtao@rock-chips.com>
Wed, 12 Oct 2016 09:09:12 +0000 (17:09 +0800)
commitc69d99a17437d140f258bf07d6874050a9f25243
tree1f2254b06adb791f328654c030a3a11e673f9491
parent872c8a93c8cffc89a1e516b9dea86c66d958daaa
arm64: dts: rockchip: add the 4th cell for u2phy1_otg interrupts for rk3399

The ARM GICv3 #interrupt-cells need 4 cells to encode an interrupt source.
According to Documentation/devicetree/bindings/interrupt-controller/arm,gic-v3.txt,
the 4th cell is a phandle to a node describing a set of CPUs this interrupt
is affine to. The interrupt must be a PPI, and the node pointed must be a
subnode of the "ppi-partitions" subnode. For interrupt types other than PPI
or PPIs that are not partitionned, this cell must be zero. So we just add
0 for the 4th cell of u2phy1_otg interrupts.

Change-Id: I16ff4e4296064716fe4f7ea35946085e0473f049
Signed-off-by: Wu Liang feng <wulf@rock-chips.com>
arch/arm64/boot/dts/rockchip/rk3399.dtsi