X-Git-Url: http://plrg.eecs.uci.edu/git/?a=blobdiff_plain;f=test%2FBitcode%2Fssse3_palignr.ll;h=8254513a0c57e2311ba9100930b44fea4baf300b;hb=810605370d53b5ded5243df2ca8bcdbb3ed04047;hp=d596dd5eb363b67f42aaa297bec58e691c202999;hpb=6d972fd087a29dcb063b86e3b81957d9e19ff8f1;p=oota-llvm.git diff --git a/test/Bitcode/ssse3_palignr.ll b/test/Bitcode/ssse3_palignr.ll index d596dd5eb36..8254513a0c5 100644 --- a/test/Bitcode/ssse3_palignr.ll +++ b/test/Bitcode/ssse3_palignr.ll @@ -1 +1,83 @@ -; RUN: llvm-dis < %s.bc | not grep {@llvm\\.palign} +; RUN: opt < %s -S | FileCheck %s +; RUN: verify-uselistorder < %s +; CHECK-NOT: {@llvm\\.palign} + +define <4 x i32> @align1(<4 x i32> %a, <4 x i32> %b) nounwind readnone ssp { +entry: + %0 = bitcast <4 x i32> %b to <2 x i64> ; <<2 x i64>> [#uses=1] + %1 = bitcast <4 x i32> %a to <2 x i64> ; <<2 x i64>> [#uses=1] + %2 = tail call <2 x i64> @llvm.x86.ssse3.palign.r.128(<2 x i64> %1, <2 x i64> %0, i8 15) ; <<2 x i64>> [#uses=1] + %3 = bitcast <2 x i64> %2 to <4 x i32> ; <<4 x i32>> [#uses=1] + ret <4 x i32> %3 +} + +define double @align8(<2 x i32> %a, <2 x i32> %b) nounwind readnone ssp { +entry: + %0 = bitcast <2 x i32> %b to <1 x i64> ; <<1 x i64>> [#uses=1] + %1 = bitcast <2 x i32> %a to <1 x i64> ; <<1 x i64>> [#uses=1] + %2 = tail call <1 x i64> @llvm.x86.ssse3.palign.r(<1 x i64> %1, <1 x i64> %0, i8 7) ; <<1 x i64>> [#uses=1] + %3 = extractelement <1 x i64> %2, i32 0 ; [#uses=1] + %retval12 = bitcast i64 %3 to double ; [#uses=1] + ret double %retval12 +} + +declare <1 x i64> @llvm.x86.ssse3.palign.r(<1 x i64>, <1 x i64>, i8) nounwind readnone + +define double @align7(<2 x i32> %a, <2 x i32> %b) nounwind readnone ssp { +entry: + %0 = bitcast <2 x i32> %b to <1 x i64> ; <<1 x i64>> [#uses=1] + %1 = bitcast <2 x i32> %a to <1 x i64> ; <<1 x i64>> [#uses=1] + %2 = tail call <1 x i64> @llvm.x86.ssse3.palign.r(<1 x i64> %1, <1 x i64> %0, i8 16) ; <<1 x i64>> [#uses=1] + %3 = extractelement <1 x i64> %2, i32 0 ; [#uses=1] + %retval12 = bitcast i64 %3 to double ; [#uses=1] + ret double %retval12 +} + +define double @align6(<2 x i32> %a, <2 x i32> %b) nounwind readnone ssp { +entry: + %0 = bitcast <2 x i32> %b to <1 x i64> ; <<1 x i64>> [#uses=1] + %1 = bitcast <2 x i32> %a to <1 x i64> ; <<1 x i64>> [#uses=1] + %2 = tail call <1 x i64> @llvm.x86.ssse3.palign.r(<1 x i64> %1, <1 x i64> %0, i8 9) ; <<1 x i64>> [#uses=1] + %3 = extractelement <1 x i64> %2, i32 0 ; [#uses=1] + %retval12 = bitcast i64 %3 to double ; [#uses=1] + ret double %retval12 +} + +define double @align5(<2 x i32> %a, <2 x i32> %b) nounwind readnone ssp { +entry: + %0 = bitcast <2 x i32> %b to <1 x i64> ; <<1 x i64>> [#uses=1] + %1 = bitcast <2 x i32> %a to <1 x i64> ; <<1 x i64>> [#uses=1] + %2 = tail call <1 x i64> @llvm.x86.ssse3.palign.r(<1 x i64> %1, <1 x i64> %0, i8 8) ; <<1 x i64>> [#uses=1] + %3 = extractelement <1 x i64> %2, i32 0 ; [#uses=1] + %retval12 = bitcast i64 %3 to double ; [#uses=1] + ret double %retval12 +} + +define <4 x i32> @align4(<4 x i32> %a, <4 x i32> %b) nounwind readnone ssp { +entry: + %0 = bitcast <4 x i32> %b to <2 x i64> ; <<2 x i64>> [#uses=1] + %1 = bitcast <4 x i32> %a to <2 x i64> ; <<2 x i64>> [#uses=1] + %2 = tail call <2 x i64> @llvm.x86.ssse3.palign.r.128(<2 x i64> %1, <2 x i64> %0, i8 32) ; <<2 x i64>> [#uses=1] + %3 = bitcast <2 x i64> %2 to <4 x i32> ; <<4 x i32>> [#uses=1] + ret <4 x i32> %3 +} + +declare <2 x i64> @llvm.x86.ssse3.palign.r.128(<2 x i64>, <2 x i64>, i8) nounwind readnone + +define <4 x i32> @align3(<4 x i32> %a, <4 x i32> %b) nounwind readnone ssp { +entry: + %0 = bitcast <4 x i32> %b to <2 x i64> ; <<2 x i64>> [#uses=1] + %1 = bitcast <4 x i32> %a to <2 x i64> ; <<2 x i64>> [#uses=1] + %2 = tail call <2 x i64> @llvm.x86.ssse3.palign.r.128(<2 x i64> %1, <2 x i64> %0, i8 17) ; <<2 x i64>> [#uses=1] + %3 = bitcast <2 x i64> %2 to <4 x i32> ; <<4 x i32>> [#uses=1] + ret <4 x i32> %3 +} + +define <4 x i32> @align2(<4 x i32> %a, <4 x i32> %b) nounwind readnone ssp { +entry: + %0 = bitcast <4 x i32> %b to <2 x i64> ; <<2 x i64>> [#uses=1] + %1 = bitcast <4 x i32> %a to <2 x i64> ; <<2 x i64>> [#uses=1] + %2 = tail call <2 x i64> @llvm.x86.ssse3.palign.r.128(<2 x i64> %1, <2 x i64> %0, i8 16) ; <<2 x i64>> [#uses=1] + %3 = bitcast <2 x i64> %2 to <4 x i32> ; <<4 x i32>> [#uses=1] + ret <4 x i32> %3 +}