X-Git-Url: http://plrg.eecs.uci.edu/git/?a=blobdiff_plain;f=lib%2FTarget%2FX86%2FX86TargetMachine.h;h=41d51570b9ab4fa6ea0953bc46b553ae8b44f59d;hb=db1c4942760e926a6c606b924d47ec18d513b674;hp=8e935af67fe370a37f683ece1f29a5ffbceebe3e;hpb=79aa3417eb6f58d668aadfedf075240a41d35a26;p=oota-llvm.git diff --git a/lib/Target/X86/X86TargetMachine.h b/lib/Target/X86/X86TargetMachine.h index 8e935af67fe..41d51570b9a 100644 --- a/lib/Target/X86/X86TargetMachine.h +++ b/lib/Target/X86/X86TargetMachine.h @@ -13,125 +13,56 @@ #ifndef X86TARGETMACHINE_H #define X86TARGETMACHINE_H - -#include "X86.h" -#include "X86ELFWriterInfo.h" #include "X86InstrInfo.h" -#include "X86ISelLowering.h" -#include "X86FrameLowering.h" -#include "X86JITInfo.h" -#include "X86SelectionDAGInfo.h" #include "X86Subtarget.h" +#include "llvm/IR/DataLayout.h" #include "llvm/Target/TargetMachine.h" -#include "llvm/Target/TargetData.h" -#include "llvm/Target/TargetFrameLowering.h" namespace llvm { class StringRef; -class X86TargetMachine : public LLVMTargetMachine { +class X86TargetMachine final : public LLVMTargetMachine { + virtual void anchor(); X86Subtarget Subtarget; - X86FrameLowering FrameLowering; - X86ELFWriterInfo ELFWriterInfo; - InstrItineraryData InstrItins; public: X86TargetMachine(const Target &T, StringRef TT, StringRef CPU, StringRef FS, const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM, - CodeGenOpt::Level OL, - bool is64Bit); + CodeGenOpt::Level OL); - virtual const X86InstrInfo *getInstrInfo() const { - llvm_unreachable("getInstrInfo not implemented"); + const DataLayout *getDataLayout() const override { + return getSubtargetImpl()->getDataLayout(); } - virtual const TargetFrameLowering *getFrameLowering() const { - return &FrameLowering; + const X86InstrInfo *getInstrInfo() const override { + return getSubtargetImpl()->getInstrInfo(); } - virtual X86JITInfo *getJITInfo() { - llvm_unreachable("getJITInfo not implemented"); + const TargetFrameLowering *getFrameLowering() const override { + return getSubtargetImpl()->getFrameLowering(); } - virtual const X86Subtarget *getSubtargetImpl() const{ return &Subtarget; } - virtual const X86TargetLowering *getTargetLowering() const { - llvm_unreachable("getTargetLowering not implemented"); + X86JITInfo *getJITInfo() override { return Subtarget.getJITInfo(); } + const X86Subtarget *getSubtargetImpl() const override { return &Subtarget; } + const X86TargetLowering *getTargetLowering() const override { + return getSubtargetImpl()->getTargetLowering(); } - virtual const X86SelectionDAGInfo *getSelectionDAGInfo() const { - llvm_unreachable("getSelectionDAGInfo not implemented"); + const X86SelectionDAGInfo *getSelectionDAGInfo() const override { + return getSubtargetImpl()->getSelectionDAGInfo(); } - virtual const X86RegisterInfo *getRegisterInfo() const { + const X86RegisterInfo *getRegisterInfo() const override { return &getInstrInfo()->getRegisterInfo(); } - virtual const X86ELFWriterInfo *getELFWriterInfo() const { - return Subtarget.isTargetELF() ? &ELFWriterInfo : 0; - } - virtual const InstrItineraryData *getInstrItineraryData() const { - return &InstrItins; + const InstrItineraryData *getInstrItineraryData() const override { + return &getSubtargetImpl()->getInstrItineraryData(); } - // Set up the pass pipeline. - virtual TargetPassConfig *createPassConfig(PassManagerBase &PM); - - virtual bool addCodeEmitter(PassManagerBase &PM, - JITCodeEmitter &JCE); -}; + /// \brief Register X86 analysis passes with a pass manager. + void addAnalysisPasses(PassManagerBase &PM) override; -/// X86_32TargetMachine - X86 32-bit target machine. -/// -class X86_32TargetMachine : public X86TargetMachine { - virtual void anchor(); - const TargetData DataLayout; // Calculates type size & alignment - X86InstrInfo InstrInfo; - X86SelectionDAGInfo TSInfo; - X86TargetLowering TLInfo; - X86JITInfo JITInfo; -public: - X86_32TargetMachine(const Target &T, StringRef TT, - StringRef CPU, StringRef FS, const TargetOptions &Options, - Reloc::Model RM, CodeModel::Model CM, - CodeGenOpt::Level OL); - virtual const TargetData *getTargetData() const { return &DataLayout; } - virtual const X86TargetLowering *getTargetLowering() const { - return &TLInfo; - } - virtual const X86SelectionDAGInfo *getSelectionDAGInfo() const { - return &TSInfo; - } - virtual const X86InstrInfo *getInstrInfo() const { - return &InstrInfo; - } - virtual X86JITInfo *getJITInfo() { - return &JITInfo; - } -}; + // Set up the pass pipeline. + TargetPassConfig *createPassConfig(PassManagerBase &PM) override; -/// X86_64TargetMachine - X86 64-bit target machine. -/// -class X86_64TargetMachine : public X86TargetMachine { - virtual void anchor(); - const TargetData DataLayout; // Calculates type size & alignment - X86InstrInfo InstrInfo; - X86SelectionDAGInfo TSInfo; - X86TargetLowering TLInfo; - X86JITInfo JITInfo; -public: - X86_64TargetMachine(const Target &T, StringRef TT, - StringRef CPU, StringRef FS, const TargetOptions &Options, - Reloc::Model RM, CodeModel::Model CM, - CodeGenOpt::Level OL); - virtual const TargetData *getTargetData() const { return &DataLayout; } - virtual const X86TargetLowering *getTargetLowering() const { - return &TLInfo; - } - virtual const X86SelectionDAGInfo *getSelectionDAGInfo() const { - return &TSInfo; - } - virtual const X86InstrInfo *getInstrInfo() const { - return &InstrInfo; - } - virtual X86JITInfo *getJITInfo() { - return &JITInfo; - } + bool addCodeEmitter(PassManagerBase &PM, JITCodeEmitter &JCE) override; }; } // End llvm namespace