#size-cells = <1>;
ranges = <0x0 0xFF760000 0x01b0>;
- xin24m: xin24m {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-output-names = "xin24m";
- clock-frequency = <24000000>;
- };
+ fixed_rate_cons {
+ compatible = "rockchip,rk-fixed-rate-cons";
+
+ xin24m: xin24m {
+ compatible = "rockchip,rk-fixed-clock";
+ clock-output-names = "xin24m";
+ clock-frequency = <24000000>;
+ #clock-cells = <0>;
+ };
- xin12m: xin12m {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clocks = <&xin24m>;
- clock-output-names = "xin12m";
- clock-frequency = <12000000>;
- };
+ xin12m: xin12m {
+ compatible = "rockchip,rk-fixed-clock";
+ clocks = <&xin24m>;
+ clock-output-names = "xin12m";
+ clock-frequency = <12000000>;
+ #clock-cells = <0>;
+ };
- xin32k: xin32k {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-output-names = "xin32k";
- clock-frequency = <32000>;
- };
+ xin32k: xin32k {
+ compatible = "rockchip,rk-fixed-clock";
+ clock-output-names = "xin32k";
+ clock-frequency = <32000>;
+ #clock-cells = <0>;
+ };
- io_27m_in: io_27m_in {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-output-names = "io_27m_in";
- clock-frequency = <27000000>;
- };
+ io_27m_in: io_27m_in {
+ compatible = "rockchip,rk-fixed-clock";
+ clock-output-names = "io_27m_in";
+ clock-frequency = <27000000>;
+ #clock-cells = <0>;
+ };
- dummy: dummy {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-frequency = <0>;
- };
+ dummy: dummy {
+ compatible = "rockchip,rk-fixed-clock";
+ clock-output-names = "dummy";
+ clock-frequency = <0>;
+ #clock-cells = <0>;
+ };
- i2s_clkin: i2s_clkin {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-output-names = "i2s_clkin";
- clock-frequency = <0>;
- };
+ dummy_cpll: dummy_cpll {
+ compatible = "rockchip,rk-fixed-clock";
+ clock-output-names = "dummy_cpll";
+ clock-frequency = <0>;
+ #clock-cells = <0>;
+ };
- edp_24m_clkin: edp_24m_clkin {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-output-names = "edp_24m_clkin";
- clock-frequency = <0>;
- };
+ i2s_clkin: i2s_clkin {
+ compatible = "rockchip,rk-fixed-clock";
+ clock-output-names = "i2s_clkin";
+ clock-frequency = <0>;
+ #clock-cells = <0>;
+ };
- gmac_clkin: gmac_clkin {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-output-names = "gmac_clkin";
- clock-frequency = <0>;
- };
+ edp_24m_clkin: edp_24m_clkin {
+ compatible = "rockchip,rk-fixed-clock";
+ #clock-cells = <0>;
+ clock-output-names = "edp_24m_clkin";
+ clock-frequency = <0>;
+ };
- clk_hsadc_ext: clk_hsadc_ext {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-output-names = "clk_hsadc_ext";
- clock-frequency = <0>;
- };
+ gmac_clkin: gmac_clkin {
+ compatible = "rockchip,rk-fixed-clock";
+ #clock-cells = <0>;
+ clock-output-names = "gmac_clkin";
+ clock-frequency = <125000000>;
+ };
- jtag_clkin: jtag_clkin {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-output-names = "jtag_clkin";
- clock-frequency = <0>;
- };
+ clk_hsadc_ext: clk_hsadc_ext {
+ compatible = "rockchip,rk-fixed-clock";
+ #clock-cells = <0>;
+ clock-output-names = "clk_hsadc_ext";
+ clock-frequency = <0>;
+ };
- pclkin_cif: pclkin_cif {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-output-names = "pclkin_cif";
- clock-frequency = <0>;
- };
+ jtag_clkin: jtag_clkin {
+ compatible = "rockchip,rk-fixed-clock";
+ #clock-cells = <0>;
+ clock-output-names = "jtag_clkin";
+ clock-frequency = <0>;
+ };
- pclkin_isp: pclkin_isp {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-output-names = "pclkin_isp";
- clock-frequency = <0>;
- };
+ pclkin_cif: pclkin_cif {
+ compatible = "rockchip,rk-fixed-clock";
+ #clock-cells = <0>;
+ clock-output-names = "pclkin_cif";
+ clock-frequency = <0>;
+ };
- clk_otgphy0_480m: clk_otgphy0_480m {
- compatible = "fixed-factor-clock";
- clocks = <&clk_gates13 4>;
- clock-output-names = "clk_otgphy0_480m";
- clock-div = <1>;
- clock-mult = <20>;
- #clock-cells = <0>;
- };
+ pclkin_isp: pclkin_isp {
+ compatible = "rockchip,rk-fixed-clock";
+ #clock-cells = <0>;
+ clock-output-names = "pclkin_isp";
+ clock-frequency = <0>;
+ };
- clk_otgphy1_480m: clk_otgphy1_480m {
- compatible = "fixed-factor-clock";
- clocks = <&clk_gates13 5>;
- clock-output-names = "clk_otgphy1_480m";
- clock-div = <1>;
- clock-mult = <20>;
- #clock-cells = <0>;
- };
+ hsadc_0_tsp: hsadc_0_tsp {
+ compatible = "rockchip,rk-fixed-clock";
+ #clock-cells = <0>;
+ clock-output-names = "hsadc_0_tsp";
+ clock-frequency = <0>;
+ };
- clk_otgphy2_480m: clk_otgphy2_480m {
- compatible = "fixed-factor-clock";
- clocks = <&clk_gates13 6>;
- clock-output-names = "clk_otgphy2_480m";
- clock-div = <1>;
- clock-mult = <20>;
- #clock-cells = <0>;
- };
+ hsadc_1_tsp: hsadc_1_tsp {
+ compatible = "rockchip,rk-fixed-clock";
+ #clock-cells = <0>;
+ clock-output-names = "hsadc_1_tsp";
+ clock-frequency = <0>;
+ };
- clk_hsadc_inv: clk_hsadc_inv {
- compatible = "fixed-factor-clock";
- clocks = <&clk_hsadc_out>;
- clock-output-names = "clk_hsadc_inv";
- clock-div = <1>;
- clock-mult = <1>;
- #clock-cells = <0>;
};
- pclkin_cif_inv: pclkin_cif_inv {
- compatible = "fixed-factor-clock";
- clocks = <&clk_gates16 0>;
- clock-output-names = "pclkin_cif_inv";
- clock-div = <1>;
- clock-mult = <1>;
- #clock-cells = <0>;
- };
+ fixed_factor_cons {
+ compatible = "rockchip,rk-fixed-factor-cons";
- pclkin_isp_inv: pclkin_isp_inv {
- compatible = "fixed-factor-clock";
- clocks = <&clk_gates16 3>;
- clock-output-names = "pclkin_isp_inv";
- clock-div = <1>;
- clock-mult = <1>;
- #clock-cells = <0>;
- };
+ otgphy0_480m: otgphy0_480m {
+ compatible = "rockchip,rk-fixed-factor-clock";
+ clocks = <&clk_gates13 4>;
+ clock-output-names = "otgphy0_480m";
+ clock-div = <1>;
+ clock-mult = <20>;
+ #clock-cells = <0>;
+ };
- hclk_vepu: hclk_vepu {
- compatible = "fixed-factor-clock";
- clocks = <&clk_vepu>;
- clock-output-names = "hclk_vepu";
- clock-div = <4>;
- clock-mult = <1>;
- #clock-cells = <0>;
+ otgphy1_480m: otgphy1_480m {
+ compatible = "rockchip,rk-fixed-factor-clock";
+ clocks = <&clk_gates13 5>;
+ clock-output-names = "otgphy1_480m";
+ clock-div = <1>;
+ clock-mult = <20>;
+ #clock-cells = <0>;
+ };
+
+ otgphy2_480m: otgphy2_480m {
+ compatible = "rockchip,rk-fixed-factor-clock";
+ clocks = <&clk_gates13 6>;
+ clock-output-names = "otgphy2_480m";
+ clock-div = <1>;
+ clock-mult = <20>;
+ #clock-cells = <0>;
+ };
+
+ clk_hsadc_inv: clk_hsadc_inv {
+ compatible = "rockchip,rk-fixed-factor-clock";
+ clocks = <&clk_hsadc_out>;
+ clock-output-names = "clk_hsadc_inv";
+ clock-div = <1>;
+ clock-mult = <1>;
+ #clock-cells = <0>;
+ };
+
+ pclkin_cif_inv: pclkin_cif_inv {
+ compatible = "rockchip,rk-fixed-factor-clock";
+ clocks = <&clk_gates16 0>;
+ clock-output-names = "pclkin_cif_inv";
+ clock-div = <1>;
+ clock-mult = <1>;
+ #clock-cells = <0>;
+ };
+
+ pclkin_isp_inv: pclkin_isp_inv {
+ compatible = "rockchip,rk-fixed-factor-clock";
+ clocks = <&clk_gates16 3>;
+ clock-output-names = "pclkin_isp_inv";
+ clock-div = <1>;
+ clock-mult = <1>;
+ #clock-cells = <0>;
+ };
+
+ hclk_vepu: hclk_vepu {
+ compatible = "rockchip,rk-fixed-factor-clock";
+ clocks = <&clk_vepu>;
+ clock-output-names = "hclk_vepu";
+ clock-div = <4>;
+ clock-mult = <1>;
+ #clock-cells = <0>;
+ };
+
+ hclk_vdpu: hclk_vdpu {
+ compatible = "rockchip,rk-fixed-factor-clock";
+ clocks = <&clk_vdpu>;
+ clock-output-names = "hclk_vdpu";
+ clock-div = <4>;
+ clock-mult = <1>;
+ #clock-cells = <0>;
+ };
};
- hclk_vdpu: hclk_vdpu {
- compatible = "fixed-factor-clock";
- clocks = <&clk_vdpu>;
- clock-output-names = "hclk_vdpu";
- clock-div = <4>;
- clock-mult = <1>;
- #clock-cells = <0>;
+ pd_cons {
+ compatible = "rockchip,rk-pd-cons";
+
+ pd_gpu: pd_gpu {
+ compatible = "rockchip,rk-pd-clock";
+ clock-output-names = "pd_gpu";
+ rockchip,pd-id = <CLK_PD_GPU>;
+ #clock-cells = <0>;
+ };
+
+ pd_video: pd_video {
+ compatible = "rockchip,rk-pd-clock";
+ clock-output-names = "pd_video";
+ rockchip,pd-id = <CLK_PD_VIDEO>;
+ #clock-cells = <0>;
+ };
+
+ pd_vio: pd_vio {
+ compatible = "rockchip,rk-pd-clock";
+ clock-output-names = "pd_vio";
+ rockchip,pd-id = <CLK_PD_VIO>;
+ #clock-cells = <0>;
+ };
+
+ pd_hevc: pd_hevc {
+ compatible = "rockchip,rk-pd-clock";
+ clock-output-names = "pd_hevc";
+ rockchip,pd-id = <CLK_PD_HEVC>;
+ #clock-cells = <0>;
+ };
+
+ pd_edp: pd_edp {
+ compatible = "rockchip,rk-pd-clock";
+ clocks = <&pd_vio>;
+ clock-output-names = "pd_edp";
+ rockchip,pd-id = <CLK_PD_VIRT>;
+ #clock-cells = <0>;
+ };
+
+ pd_vop0: pd_vop0 {
+ compatible = "rockchip,rk-pd-clock";
+ clocks = <&pd_vio>;
+ clock-output-names = "pd_vop0";
+ rockchip,pd-id = <CLK_PD_VIRT>;
+ #clock-cells = <0>;
+ };
+
+ pd_vop1: pd_vop1 {
+ compatible = "rockchip,rk-pd-clock";
+ clocks = <&pd_vio>;
+ clock-output-names = "pd_vop1";
+ rockchip,pd-id = <CLK_PD_VIRT>;
+ #clock-cells = <0>;
+ };
+
+ pd_isp: pd_isp {
+ compatible = "rockchip,rk-pd-clock";
+ clocks = <&pd_vio>;
+ clock-output-names = "pd_isp";
+ rockchip,pd-id = <CLK_PD_VIRT>;
+ #clock-cells = <0>;
+ };
+
+ pd_iep: pd_iep {
+ compatible = "rockchip,rk-pd-clock";
+ clocks = <&pd_vio>;
+ clock-output-names = "pd_iep";
+ rockchip,pd-id = <CLK_PD_VIRT>;
+ #clock-cells = <0>;
+ };
+
+ pd_rga: pd_rga {
+ compatible = "rockchip,rk-pd-clock";
+ clocks = <&pd_vio>;
+ clock-output-names = "pd_rga";
+ rockchip,pd-id = <CLK_PD_VIRT>;
+ #clock-cells = <0>;
+ };
+
+ pd_mipicsi: pd_mipicsi {
+ compatible = "rockchip,rk-pd-clock";
+ clocks = <&pd_vio>;
+ clock-output-names = "pd_mipicsi";
+ rockchip,pd-id = <CLK_PD_VIRT>;
+ #clock-cells = <0>;
+ };
+
+ pd_mipidsi: pd_mipidsi {
+ compatible = "rockchip,rk-pd-clock";
+ clocks = <&pd_vio>;
+ clock-output-names = "pd_mipidsi";
+ rockchip,pd-id = <CLK_PD_VIRT>;
+ #clock-cells = <0>;
+ };
+
+ pd_lvds: pd_lvds {
+ compatible = "rockchip,rk-pd-clock";
+ clocks = <&pd_vio>;
+ clock-output-names = "pd_lvds";
+ rockchip,pd-id = <CLK_PD_VIRT>;
+ #clock-cells = <0>;
+ };
+
+ pd_hdmi: pd_hdmi {
+ compatible = "rockchip,rk-pd-clock";
+ clocks = <&pd_vio>;
+ clock-output-names = "pd_hdmi";
+ rockchip,pd-id = <CLK_PD_VIRT>;
+ #clock-cells = <0>;
+ };
+
};
+
clock_regs {
compatible = "rockchip,rk-clock-regs";
#address-cells = <1>;
#size-cells = <1>;
+ reg = <0x0000 0x3ff>;
ranges;
/* PLL control regs */
status-reg = <0x0284 7>;
clocks = <&xin24m>;
clock-output-names = "clk_cpll";
- rockchip,pll-type = <CLK_PLL_3188PLUS>;
+ rockchip,pll-type = <CLK_PLL_3188PLUS_AUTO>;
#clock-cells = <0>;
#clock-init-cells = <1>;
};
aclk_bus_src: aclk_bus_src_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <15 1>;
- clocks = <&clk_cpll>, <&clk_gpll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>;
/*clocks = <&clk_gates0 11>, <&clk_gates0 10>; FIXME*/
clock-output-names = "aclk_bus_src";
#clock-cells = <0>;
clk_uart4_div: clk_uart4_div {
compatible = "rockchip,rk3188-div-con";
rockchip,bits = <0 7>;
- clocks = <&clk_uart_pll_mux>;
+ clocks = <&uart_pll_mux>;
clock-output-names = "clk_uart4_div";
rockchip,div-type = <CLK_DIVIDER_PLUS_ONE>;
#clock-cells = <0>;
clk_uart4: uart4_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <8 2>;
- clocks = <&clk_uart4_div>, <&uart4_frac>, <&xin24m>;
+ clocks = <&clk_uart4_div>, <&uart4_frac>, <&xin24m>, <&dummy>;
clock-output-names = "clk_uart4";
#clock-cells = <0>;
rockchip,clkops-idx =
- <CLKOPS_RATE_UART>;
+ <CLKOPS_RATE_RK3288_I2S>;
rockchip,flags = <CLK_SET_RATE_PARENT>;
};
#address-cells = <1>;
#size-cells = <1>;
- i2s0_pll_div: i2s0_pll_div {
+ i2s_pll_div: i2s_pll_div {
compatible = "rockchip,rk3188-div-con";
rockchip,bits = <0 7>;
clocks = <&clk_i2s_pll>;
/* reg[7]: reserved */
- clk_i2s0: i2s0_mux {
+ clk_i2s: i2s_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <8 2>;
- clocks = <&clk_i2s_pll>, <&i2s0_frac>, <&i2s_clkin>, <&xin12m>;
- clock-output-names = "clk_i2s0";
+ clocks = <&clk_i2s_pll>, <&i2s_frac>, <&i2s_clkin>, <&xin12m>;
+ clock-output-names = "clk_i2s";
#clock-cells = <0>;
+ rockchip,clkops-idx =
+ <CLKOPS_RATE_RK3288_I2S>;
rockchip,flags = <CLK_SET_RATE_PARENT>;
};
/* reg[11:10]: reserved */
- clk_i2s0_out: i2s0_outclk_mux {
+ clk_i2s_out: i2s_outclk_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <12 1>;
- clocks = <&clk_i2s0>, <&xin12m>;
- clock-output-names = "clk_i2s0_out";
+ clocks = <&clk_i2s>, <&xin12m>;
+ clock-output-names = "clk_i2s_out";
#clock-cells = <0>;
};
clk_i2s_pll: i2s_pll_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <15 1>;
- clocks = <&clk_cpll>, <&clk_gpll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>;
clock-output-names = "clk_i2s_pll";
#clock-cells = <0>;
#clock-init-cells = <1>;
#address-cells = <1>;
#size-cells = <1>;
- spdif_pll_div: spdif_pll_div {
+ spdif_div: spdif_div {
compatible = "rockchip,rk3188-div-con";
rockchip,bits = <0 7>;
clocks = <&clk_spdif_pll>;
- clock-output-names = "spdif_pll_div";
+ clock-output-names = "spdif_div";
rockchip,div-type = <CLK_DIVIDER_PLUS_ONE>;
#clock-cells = <0>;
};
clk_spdif: spdif_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <8 2>;
- clocks = <&spdif_pll_div>, <&spdif_frac>, <&xin12m>;
+ clocks = <&spdif_div>, <&spdif_frac>, <&xin12m>, <&dummy>;
clock-output-names = "clk_spdif";
#clock-cells = <0>;
+ rockchip,clkops-idx =
+ <CLKOPS_RATE_RK3288_I2S>;
rockchip,flags = <CLK_SET_RATE_PARENT>;
};
clk_spdif_pll: spdif_pll_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <15 1>;
- clocks = <&clk_cpll>, <&clk_gpll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>;
clock-output-names = "clk_spdif_pll";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
};
clk_isp: clk_isp_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <6 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&clk_npll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&clk_npll>;
clock-output-names = "clk_isp";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
clk_isp_jpe_div: clk_isp_jpe_div {
clk_isp_jpe: clk_isp_jpe_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <14 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&clk_npll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&clk_npll>;
clock-output-names = "clk_isp_jpe";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
};
#address-cells = <1>;
#size-cells = <1>;
- i2s0_frac: i2s0_frac {
+ i2s_frac: i2s_frac {
compatible = "rockchip,rk3188-frac-con";
clocks = <&clk_i2s_pll>;
- clock-output-names = "i2s0_frac";
+ clock-output-names = "i2s_frac";
/* numerator denominator */
rockchip,bits = <0 32>;
rockchip,clkops-idx =
spdif_frac: spdif_frac {
compatible = "rockchip,rk3188-frac-con";
- clocks = <&spdif_pll_div>;
+ clocks = <&spdif_div>;
clock-output-names = "spdif_frac";
/* numerator denominator */
rockchip,bits = <0 32>;
aclk_peri: aclk_peri_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <15 1>;
- clocks = <&clk_cpll>, <&clk_gpll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>;
clock-output-names = "aclk_peri";
#clock-cells = <0>;
#clock-init-cells = <1>;
#address-cells = <1>;
#size-cells = <1>;
- clk_sdmmc0_div: clk_sdmmc0_div {
+ clk_sdmmc_div: clk_sdmmc_div {
compatible = "rockchip,rk3188-div-con";
rockchip,bits = <0 6>;
- clocks = <&clk_sdmmc0>;
- clock-output-names = "clk_sdmmc0";
+ clocks = <&clk_sdmmc>;
+ clock-output-names = "clk_sdmmc";
rockchip,div-type = <CLK_DIVIDER_PLUS_ONE>;
#clock-cells = <0>;
rockchip,clkops-idx =
<CLKOPS_RATE_MUX_EVENDIV>;
};
- clk_sdmmc0: clk_sdmmc0_mux {
+ clk_sdmmc: clk_sdmmc_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <6 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&xin24m>;
- clock-output-names = "clk_sdmmc0";
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&xin24m>;
+ clock-output-names = "clk_sdmmc";
#clock-cells = <0>;
};
- clk_hsicphy_12m_div: clk_hsicphy_12m_div {
+ ehci1phy_12m_div: ehci1phy_12m_div {
compatible = "rockchip,rk3188-div-con";
rockchip,bits = <8 6>;
- clocks = <&clk_hsicphy_480m>;
- clock-output-names = "clk_hsicphy_12m_div";
+ clocks = <&ehci1phy_480m>;
+ clock-output-names = "ehci1phy_12m_div";
rockchip,div-type = <CLK_DIVIDER_PLUS_ONE>;
#clock-cells = <0>;
};
clk_sdio0: clk_sdio0_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <6 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&xin24m>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&xin24m>;
clock-output-names = "clk_sdio0";
#clock-cells = <0>;
};
clk_emmc: clk_emmc_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <14 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&xin24m>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&xin24m>;
clock-output-names = "clk_emmc";
#clock-cells = <0>;
};
clk_uart0: uart0_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <8 2>;
- clocks = <&clk_uart0_pll>, <&uart0_frac>, <&xin24m>;
+ clocks = <&clk_uart0_pll>, <&uart0_frac>, <&xin24m>, <&dummy>;
clock-output-names = "clk_uart0";
#clock-cells = <0>;
rockchip,clkops-idx =
- <CLKOPS_RATE_UART>;
+ <CLKOPS_RATE_RK3288_I2S>;
rockchip,flags = <CLK_SET_RATE_PARENT>;
};
usbphy_480m: usbphy_480m_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <11 2>;
- clocks = <&clk_otgphy0_480m>, <&clk_otgphy1_480m>, <&clk_otgphy2_480m>;
+ clocks = <&otgphy1_480m>, <&otgphy2_480m>, <&otgphy0_480m>;
clock-output-names = "usbphy_480m";
#clock-cells = <0>;
+ rockchip,clkops-idx =
+ <CLKOPS_RATE_RK3288_USB480M>;
+ #clock-init-cells = <1>;
};
clk_uart0_pll: clk_uart0_pll_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <13 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&usbphy_480m>, <&clk_npll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&usbphy_480m>, <&clk_npll>;
clock-output-names = "clk_uart0_pll";
#clock-cells = <0>;
};
- clk_uart_pll_mux: clk_uart_pll_mux {
+ uart_pll_mux: uart_pll_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <15 1>;
- clocks = <&clk_cpll>, <&clk_gpll>;
- clock-output-names = "clk_uart_pll_mux";
+ clocks = <&dummy_cpll>, <&clk_gpll>;
+ clock-output-names = "uart_pll_mux";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
};
clk_uart1_div: clk_uart1_div {
compatible = "rockchip,rk3188-div-con";
rockchip,bits = <0 7>;
- clocks = <&clk_uart_pll_mux>;
+ clocks = <&uart_pll_mux>;
clock-output-names = "clk_uart1_div";
rockchip,div-type = <CLK_DIVIDER_PLUS_ONE>;
#clock-cells = <0>;
clk_uart1: uart1_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <8 2>;
- clocks = <&clk_uart1_div>, <&uart1_frac>, <&xin24m>;
+ clocks = <&clk_uart1_div>, <&uart1_frac>, <&xin24m>, <&dummy>;
clock-output-names = "clk_uart1";
#clock-cells = <0>;
rockchip,clkops-idx =
- <CLKOPS_RATE_UART>;
+ <CLKOPS_RATE_RK3288_I2S>;
rockchip,flags = <CLK_SET_RATE_PARENT>;
};
clk_uart2_div: clk_uart2_div {
compatible = "rockchip,rk3188-div-con";
rockchip,bits = <0 7>;
- clocks = <&clk_uart_pll_mux>;
+ clocks = <&uart_pll_mux>;
clock-output-names = "clk_uart2_div";
rockchip,div-type = <CLK_DIVIDER_PLUS_ONE>;
#clock-cells = <0>;
clk_uart2: uart2_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <8 2>;
- clocks = <&clk_uart2_div>, <&uart2_frac>, <&xin24m>;
+ clocks = <&clk_uart2_div>, <&uart2_frac>, <&xin24m>, <&dummy>;
clock-output-names = "clk_uart2";
#clock-cells = <0>;
rockchip,clkops-idx =
- <CLKOPS_RATE_UART>;
+ <CLKOPS_RATE_RK3288_I2S>;
rockchip,flags = <CLK_SET_RATE_PARENT>;
};
clk_uart3_div: clk_uart3_div {
compatible = "rockchip,rk3188-div-con";
rockchip,bits = <0 7>;
- clocks = <&clk_uart_pll_mux>;
+ clocks = <&uart_pll_mux>;
clock-output-names = "clk_uart3_div";
rockchip,div-type = <CLK_DIVIDER_PLUS_ONE>;
#clock-cells = <0>;
clk_uart3: uart3_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <8 2>;
- clocks = <&clk_uart3_div>, <&uart3_frac>, <&xin24m>;
+ clocks = <&clk_uart3_div>, <&uart3_frac>, <&xin24m>, <&dummy>;
clock-output-names = "clk_uart3";
#clock-cells = <0>;
rockchip,clkops-idx =
- <CLKOPS_RATE_UART>;
+ <CLKOPS_RATE_RK3288_I2S>;
rockchip,flags = <CLK_SET_RATE_PARENT>;
};
clk_mac_pll: clk_mac_pll_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <0 2>;
- clocks = <&clk_npll>, <&clk_cpll>, <&clk_gpll>;
+ clocks = <&clk_npll>, <&dummy_cpll>, <&clk_gpll>;
clock-output-names = "clk_mac_pll";
#clock-cells = <0>;
};
rockchip,clkops-idx =
<CLKOPS_RATE_MAC_REF>;
rockchip,flags = <CLK_SET_RATE_PARENT>;
+ #clock-init-cells = <1>;
};
/* reg[7:5]: reserved */
clk_hsadc_pll: clk_hsadc_pll_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <0 1>;
- clocks = <&clk_cpll>, <&clk_gpll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>;
clock-output-names = "clk_hsadc_pll";
#clock-cells = <0>;
};
clk_spi0: clk_spi0_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <7 1>;
- clocks = <&clk_cpll>, <&clk_gpll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>;
clock-output-names = "clk_spi0";
#clock-cells = <0>;
};
clk_spi1: clk_spi1_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <15 1>;
- clocks = <&clk_cpll>, <&clk_gpll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>;
clock-output-names = "clk_spi1";
#clock-cells = <0>;
};
clk_cif_pll: clk_cif_pll_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <8 1>;
- clocks = <&clk_cpll>, <&clk_gpll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>;
clock-output-names = "clk_cif_pll";
#clock-cells = <0>;
};
rockchip,div-type = <CLK_DIVIDER_PLUS_ONE>;
#clock-cells = <0>;
rockchip,clkops-idx =
- <CLKOPS_RATE_MUX_EVENDIV>;
+ <CLKOPS_RATE_RK3288_DCLK_LCDC0>;
+ rockchip,flags = <CLK_SET_RATE_PARENT>;
};
};
clk_edp: clk_edp_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <6 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&clk_npll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&clk_npll>;
clock-output-names = "clk_edp";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
hclk_vio: hclk_vio_div {
compatible = "rockchip,rk3188-div-con";
rockchip,bits = <8 5>;
- clocks = <&aclk_vio0>;
+ clocks = <&clk_gates15 11>;
clock-output-names = "hclk_vio";
rockchip,div-type = <CLK_DIVIDER_PLUS_ONE>;
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
/* reg[14:13]: reserved */
#address-cells = <1>;
#size-cells = <1>;
- clk_hsicphy_480m: clk_hsicphy_480m_mux {
+ ehci1phy_480m: ehci1phy_480m_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <0 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&usbphy_480m>;
- clock-output-names = "clk_hsicphy_480m";
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&usbphy_480m>;
+ clock-output-names = "ehci1phy_480m";
#clock-cells = <0>;
};
- clk_hsicphy_12m: hsicphy_12m_mux {
+ ehci1phy_12m: ehci1phy_12m_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <2 1>;
- clocks = <&clk_gates13 9>, <&clk_hsicphy_12m_div>;
- clock-output-names = "clk_hsicphy_12m";
+ clocks = <&clk_gates13 9>, <&ehci1phy_12m_div>;
+ clock-output-names = "ehci1phy_12m";
#clock-cells = <0>;
};
rockchip,div-type = <CLK_DIVIDER_PLUS_ONE>;
#clock-cells = <0>;
rockchip,clkops-idx =
- <CLKOPS_RATE_MUX_EVENDIV>;
+ <CLKOPS_RATE_RK3288_DCLK_LCDC1>;
+ rockchip,flags = <CLK_SET_RATE_PARENT>;
};
};
aclk_rga: aclk_rga_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <6 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&usbphy_480m>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&usbphy_480m>;
clock-output-names = "aclk_rga";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
clk_rga_div: clk_rga_div {
clk_rga: clk_rga_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <14 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&usbphy_480m>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&usbphy_480m>;
clock-output-names = "clk_rga";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
};
#clock-cells = <0>;
rockchip,clkops-idx =
<CLKOPS_RATE_MUX_DIV>;
+ rockchip,flags = <CLK_SET_RATE_NO_REPARENT>;
};
/* reg[5]: reserved */
clocks = <&clk_cpll>, <&clk_gpll>, <&usbphy_480m>;
clock-output-names = "aclk_vio0";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
aclk_vio1_div: aclk_vio1_div {
#clock-cells = <0>;
rockchip,clkops-idx =
<CLKOPS_RATE_MUX_DIV>;
+ rockchip,flags = <CLK_SET_RATE_NO_REPARENT>;
};
/* reg[13]: reserved */
clocks = <&clk_cpll>, <&clk_gpll>, <&usbphy_480m>;
clock-output-names = "aclk_vio1";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
};
clk_vepu: clk_vepu_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <6 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&usbphy_480m>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&usbphy_480m>;
clock-output-names = "clk_vepu";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
clk_vdpu_div: clk_vdpu_div {
clk_vdpu: clk_vdpu_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <14 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&usbphy_480m>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&usbphy_480m>;
clock-output-names = "clk_vdpu";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
};
#clock-cells = <0>;
rockchip,clkops-idx =
<CLKOPS_RATE_MUX_DIV>;
+ rockchip,flags = <CLK_SET_RATE_PARENT_IN_ORDER>;
};
/* reg[5]: reserved */
clk_gpu: clk_gpu_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <6 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&usbphy_480m>, <&clk_npll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&usbphy_480m>, <&clk_npll>;
clock-output-names = "clk_gpu";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
clk_sdio1_div: clk_sdio1_div {
clk_sdio1: clk_sdio1_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <14 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&xin24m>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&xin24m>;
clock-output-names = "clk_sdio1";
#clock-cells = <0>;
};
clk_tsp: clk_tsp_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <6 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&clk_npll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&clk_npll>;
clock-output-names = "clk_tsp";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
clk_tspout_div: clk_tspout_div {
clk_tspout: clk_tspout_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <14 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&clk_npll>, <&io_27m_in>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&clk_npll>, <&io_27m_in>;
clock-output-names = "clk_tspout";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
};
clk_nandc0: clk_nandc0_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <7 1>;
- clocks = <&clk_cpll>, <&clk_gpll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>;
clock-output-names = "clk_nandc0";
#clock-cells = <0>;
};
clk_nandc1: clk_nandc1_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <15 1>;
- clocks = <&clk_cpll>, <&clk_gpll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>;
clock-output-names = "clk_nandc1";
#clock-cells = <0>;
};
clk_spi2: clk_spi2_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <7 1>;
- clocks = <&clk_cpll>, <&clk_gpll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>;
clock-output-names = "clk_spi2";
#clock-cells = <0>;
};
#clock-cells = <0>;
rockchip,clkops-idx =
<CLKOPS_RATE_MUX_DIV>;
+ rockchip,flags = <CLK_SET_RATE_PARENT_IN_ORDER>;
};
/* reg[13]: reserved */
aclk_hevc: aclk_hevc_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <14 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&clk_npll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&clk_npll>;
clock-output-names = "aclk_hevc";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
};
#address-cells = <1>;
#size-cells = <1>;
- spdif_8ch_pll_div: spdif_8ch_pll_div {
+ spdif_8ch_div: spdif_8ch_div {
compatible = "rockchip,rk3188-div-con";
rockchip,bits = <0 7>;
clocks = <&clk_spdif_pll>;
- clock-output-names = "spdif_8ch_pll_div";
+ clock-output-names = "spdif_8ch_div";
rockchip,div-type = <CLK_DIVIDER_PLUS_ONE>;
#clock-cells = <0>;
};
clk_spdif_8ch: spdif_8ch_clk_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <8 2>;
- clocks = <&spdif_8ch_pll_div>, <&spdif_8ch_frac>, <&xin12m>;
+ clocks = <&spdif_8ch_div>, <&spdif_8ch_frac>, <&xin12m>;
clock-output-names = "clk_spdif_8ch";
#clock-cells = <0>;
+ rockchip,clkops-idx =
+ <CLKOPS_RATE_RK3288_I2S>;
rockchip,flags = <CLK_SET_RATE_PARENT>;
};
clock-output-names = "hclk_hevc";
rockchip,div-type = <CLK_DIVIDER_PLUS_ONE>;
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
/* reg[15:14]: reserved */
spdif_8ch_frac: spdif_8ch_frac {
compatible = "rockchip,rk3188-frac-con";
- clocks = <&spdif_8ch_pll_div>;
+ clocks = <&spdif_8ch_div>;
clock-output-names = "spdif_8ch_frac";
/* numerator denominator */
rockchip,bits = <0 32>;
#clock-cells = <0>;
rockchip,clkops-idx =
<CLKOPS_RATE_MUX_DIV>;
+ rockchip,flags = <CLK_SET_RATE_PARENT_IN_ORDER>;
};
/* reg[5]: reserved */
clk_hevc_cabac: clk_hevc_cabac_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <6 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&clk_npll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&clk_npll>;
clock-output-names = "clk_hevc_cabac";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
clk_hevc_core_div: clk_hevc_core_div {
#clock-cells = <0>;
rockchip,clkops-idx =
<CLKOPS_RATE_MUX_DIV>;
+ rockchip,flags = <CLK_SET_RATE_PARENT_IN_ORDER>;
};
/* reg[13]: reserved */
clk_hevc_core: clk_hevc_core_mux {
compatible = "rockchip,rk3188-mux-con";
rockchip,bits = <14 2>;
- clocks = <&clk_cpll>, <&clk_gpll>, <&clk_npll>;
+ clocks = <&dummy_cpll>, <&clk_gpll>, <&clk_npll>;
clock-output-names = "clk_hevc_core";
#clock-cells = <0>;
+ #clock-init-cells = <1>;
};
};
<&dummy>, <&dummy>;
clock-output-names =
- "reserved", "core_apll",
+ "reserved", "reserved", /* do not use bit1 = "core_apll" */
"clk_arm_gpll", "g_aclk_bus",
"hclk_bus", "pclk_bus",
"reserved", "aclk_bus_2pmu",
"reserved", "reserved", /*"clk_ddr_dpll", "clk_ddr_gpll",*/
- "clk_bus_gpll", "clk_bus_cpll",
+ "reserved", "reserved", /*"clk_bus_gpll", "clk_bus_cpll",*/
"clk_acc_efuse", "reserved",
"reserved", "reserved";
+ rockchip,suspend-clkgating-setting=<0x0fff 0x0fff>;
#clock-cells = <1>;
};
"clk_uart2_div", "uart2_frac",
"clk_uart3_div", "uart3_frac";
+ rockchip,suspend-clkgating-setting=<0x0 0x0>;
#clock-cells = <1>;
};
<&dummy>, <&dummy>;
clock-output-names =
- "aclk_peri", "g_aclk_periph",
+ "aclk_peri", "reserved", /*"g_aclk_periph",*/
"hclk_peri", "pclk_peri",
"reserved", "clk_mac_pll",
"clk_uart4_div", "uart4_frac",
"reserved", "reserved";
+ rockchip,suspend-clkgating-setting=<0x000f 0x000f>;
#clock-cells = <1>;
};
<&aclk_vio1>, <&dclk_lcdc1>,
<&clk_rga>, <&aclk_rga>,
- <&clk_hsicphy_480m>, <&clk_cif_pll>,
+ <&ehci1phy_480m>, <&clk_cif_pll>,
<&dummy>, <&clk_vepu>,
<&dummy>, <&clk_vdpu>,
"aclk_vio1", "dclk_lcdc1",
"clk_rga", "aclk_rga",
- "clk_hsicphy_480m", "clk_cif_pll",
+ "ehci1phy_480m", "clk_cif_pll",
/*Not use hclk_vpu_gate tmp, fixme*/
"reserved", "clk_vepu",
"clk_edp_24m", "clk_edp",
"clk_isp", "clk_isp_jpe";
+ rockchip,suspend-clkgating-setting=<0x0000 0x0000>;
#clock-cells = <1>;
};
compatible = "rockchip,rk3188-gate-clk";
reg = <0x0170 0x4>;
clocks =
- <&clk_i2s0_out>, <&clk_i2s_pll>,
- <&i2s0_frac>, <&clk_i2s0>,
+ <&clk_i2s_out>, <&clk_i2s_pll>,
+ <&i2s_frac>, <&clk_i2s>,
- <&spdif_pll_div>, <&spdif_frac>,
- <&clk_spdif>, <&spdif_8ch_pll_div>,
+ <&spdif_div>, <&spdif_frac>,
+ <&clk_spdif>, <&spdif_8ch_div>,
<&spdif_8ch_frac>, <&clk_spdif_8ch>,
<&clk_tsp>, <&clk_tspout>,
<&jtag_clkin>, <&dummy>;
clock-output-names =
- "clk_i2s0_out", "clk_i2s_pll",
- "i2s0_frac", "g_clk_i2s0",
+ "clk_i2s_out", "clk_i2s_pll",
+ "i2s_frac", "clk_i2s",
- "spdif_pll_div", "spdif_frac",
- "clk_spdif", "spdif_8ch_pll_div",
+ "spdif_div", "spdif_frac",
+ "clk_spdif", "spdif_8ch_div",
"spdif_8ch_frac", "clk_spdif_8ch",
"clk_tsp", "clk_tspout",
"reserved", "reserved", /*"g_clk_ddrphy0", "g_clk_ddrphy1",*/
"clk_jtag", "reserved"; /*"testclk_gate_en";*/
+ rockchip,suspend-clkgating-setting=<0xf000 0xf000>;
#clock-cells = <1>;
};
<&clk_crypto>, <&clk_nandc0>,
<&clk_nandc1>, <&clk_gpu>,
- <&pclk_pd_pmu>, <&dummy>,
- <&dummy>, <&xin32k>,
+ <&pclk_pd_pmu>, <&xin24m>,
+ <&xin24m>, <&xin32k>,
<&xin24m>, <&xin24m>,
- <&usbphy_480m>, <&dummy>;
+ <&usbphy_480m>, <&xin24m>;
clock-output-names =
"g_clk_mac_rx", "g_clk_mac_tx",
- "g_clk_mac_ref", "g_clk_mac_refout",
+ "g_clk_mac_ref", "g_mac_refout",
"clk_crypto", "clk_nandc0",
"clk_nandc1", "clk_gpu",
"g_clk_pvtm_gpu", "g_hdmi_cec_clk",
"g_hdmi_hdcp_clk", "g_ps2c_clk",
- "usbphy_480m", "g_clk_mipidsi_24m";
+ "usbphy_480m", "g_mipidsi_24m";
+ rockchip,suspend-clkgating-setting=<0x0100 0x0100>;
#clock-cells = <1>;
};
<&pclk_peri>, <&pclk_peri>;
clock-output-names =
- "g_hclk_peri_matrix", "g_pclk_peri_axi_matrix",
- "g_aclk_peri_axi_matrix", "g_aclk_dmac2",
+ "g_hp_matrix", "g_pp_axi_matrix",
+ "g_ap_axi_matrix", "g_aclk_dmac2",
"g_pclk_spi0", "g_pclk_spi1",
"g_pclk_spi2", "g_pclk_ps2c",
"g_pclk_uart0", "g_pclk_uart1",
- "reserved", "g_pclk_uart2",
+ "reserved", "g_pclk_uart3",
- "g_pclk_uart3", "g_pclk_i2c2",
+ "g_pclk_uart4", "g_pclk_i2c1",
"g_pclk_i2c3", "g_pclk_i2c4";
+ rockchip,suspend-clkgating-setting=<0x0003 0x0003>;
#clock-cells = <1>;
};
"g_hclk_otg0", "g_pmu_hclk_otg0",
"g_hclk_host0", "g_hclk_host1",
- "g_hclk_hsic", "g_hclk_usb_peri",
- "g_hclk_peri_ahb_arbi", "g_aclk_peri_niu",
+ "g_hclk_ehci1", "g_hclk_usb_peri",
+ "g_hp_ahb_arbi", "g_aclk_peri_niu",
- "g_hclk_emem_peri", "g_hclk_mem_peri",
+ "g_h_emem_peri", "g_hclk_mem_peri",
"g_hclk_nandc0", "g_hclk_nandc1";
+ rockchip,suspend-clkgating-setting=<0x0c00 0xc000>;
#clock-cells = <1>;
};
<&hclk_peri>, <&hclk_peri>,
<&hclk_peri>, <&hclk_peri>,
- <&hclk_peri>, <&dummy>,
- <&dummy>, <&dummy>,
+ <&hclk_peri>, <&hsadc_0_tsp>,
+ <&hsadc_1_tsp>, <&io_27m_in>,
<&aclk_peri>, <&dummy>,
<&dummy>, <&dummy>;
"g_hclk_sdio0", "g_hclk_sdio1",
"g_hclk_emmc", "g_hclk_hsadc",
- "g_hclk_tsp", "g_clk_hsadc_0_tsp",
- "g_clk_hsadc_1_tsp", "g_clk_27m_tsp",
+ "g_hclk_tsp", "g_hsadc_0_tsp",
+ "g_hsadc_1_tsp", "g_clk_27m_tsp",
"g_aclk_peri_mmu", "reserved",
"reserved", "reserved";
+ rockchip,suspend-clkgating-setting=<0x0000 0x0000>;
#clock-cells = <1>;
};
"reserved", "reserved",
"reserved", "reserved";
+ rockchip,suspend-clkgating-setting=<0x0 0x0>;
#clock-cells = <1>;
};
<&pclk_bus>, <&pclk_bus>,
<&pclk_bus>, <&pclk_bus>,
- <&aclk_bus>, <&dummy>,
- <&dummy>, <&dummy>,
+ <&aclk_bus>, <&aclk_bus>,
+ <&aclk_bus>, <&aclk_bus>,
<&hclk_bus>, <&hclk_bus>,
<&hclk_bus>, <&hclk_bus>,
clock-output-names =
"g_pclk_pwm", "g_pclk_timer",
- "g_pclk_i2c0", "g_pclk_i2c1",
+ "g_pclk_i2c0", "g_pclk_i2c2",
"g_aclk_intmem", "g_clk_intmem0",
"g_clk_intmem1", "g_clk_intmem2",
"g_hclk_i2s", "g_hclk_rom",
- "g_hclk_spdif", "g_hclk_spdif_8ch",
+ "g_hclk_spdif", "g_h_spdif_8ch",
"g_aclk_dmac1", "g_aclk_strc_sys",
- "g_pclk_ddrupctl0", "g_pclk_publ0";
+ "reserved", "reserved"; /*"g_p_ddrupctl0", "g_pclk_publ0";*/
+
+ //rockchip,suspend-clkgating-setting=<0xe2f1 0xe2f1>; // use sram mem no gating
+ rockchip,suspend-clkgating-setting=<0xf2f1 0xf2f1>; // pwm logic vol
#clock-cells = <1>;
};
<&dummy>, <&dummy>;
clock-output-names =
- "g_pclk_ddrupctl1", "g_pclk_publ1",
- "g_pclk_efuse_1024", "g_pclk_tzpc",
+ "reserved", "reserved", /*"g_p_ddrupctl1", "g_pclk_publ1",*/
+ "g_p_efuse_1024", "g_pclk_tzpc",
"reserved", "reserved", /*"g_nclk_ddrupctl0", "g_nclk_ddrupctl1"*/
- "g_aclk_crypto", "g_hclk_crypto",
+ "g_aclk_crypto", "g_hclk_crypto",
"g_aclk_ccp", "g_pclk_uart2",
- "g_pclk_efuse_256", "g_pclk_rkpwm",
+ "g_p_efuse_256", "g_pclk_rkpwm",
"reserved", "reserved",
"reserved", "reserved";
+ rockchip,suspend-clkgating-setting=<0x0033 0x0033>;
#clock-cells = <1>;
};
<&clk_l2ram>, <&aclk_core_m0>,
<&aclk_core_mp>, <&atclk_core>,
- <&pclk_dbg_src>, <&clk_gates12 8>,
- <&clk_gates12 8>, <&clk_gates12 8>,
+ <&pclk_dbg_src>, <&pclk_dbg_src>,
+ <&pclk_dbg_src>, <&pclk_dbg_src>,
<&dummy>, <&dummy>,
<&dummy>, <&dummy>;
"reserved", "reserved",
"reserved", "reserved";
+ rockchip,suspend-clkgating-setting=<0x0ff1 0x0ff1>;
#clock-cells = <1>;
};
compatible = "rockchip,rk3188-gate-clk";
reg = <0x0194 0x4>;
clocks =
- <&clk_sdmmc0>, <&clk_sdio0>,
+ <&clk_sdmmc>, <&clk_sdio0>,
<&clk_sdio1>, <&clk_emmc>,
<&xin24m>, <&xin24m>,
<&xin24m>, <&xin32k>,
<&aclk_bus_src>, <&xin12m>,
- <&dummy>, <&dummy>,
+ <&xin24m>, <&xin24m>,
<&dummy>, <&aclk_hevc>,
<&clk_hevc_cabac>, <&clk_hevc_core>;
clock-output-names =
- "clk_sdmmc0", "clk_sdio0",
+ "clk_sdmmc", "clk_sdio0",
"clk_sdio1", "clk_emmc",
"clk_otgphy0", "clk_otgphy1",
"clk_otgphy2", "clk_otg_adp",
- "g_clk_c2c_host", "g_clk_hsic_12m",
+ "g_clk_c2c_host", "g_clk_ehci1_12m",
"g_clk_lcdc_pwm0", "g_clk_lcdc_pwm1",
"g_clk_wifi", "aclk_hevc",
"clk_hevc_cabac", "clk_hevc_core";
+ rockchip,suspend-clkgating-setting=<0x0 0x0>;
#clock-cells = <1>;
};
"g_pclk_gpio8", "reserved",
"reserved", "g_pclk_grf",
- "g_pclk_alive_niu", "reserved",
+ "g_p_alive_niu", "reserved",
"reserved", "reserved";
+ //rockchip,suspend-clkgating-setting=<0xffff 0xffff>;
+
+ rockchip,suspend-clkgating-setting=<0x19fe 0x19fe>;
#clock-cells = <1>;
};
reg = <0x019c 0x4>;
clocks =
<&aclk_rga>, <&hclk_vio>,
- <&aclk_vio0>, <&hclk_vio>,
+ <&clk_gates15 11>, <&hclk_vio>,
- <&dummy>, <&aclk_vio0>,
- <&hclk_vio>, <&aclk_vio1>,
+ <&dummy>, <&clk_gates15 11>,
+ <&hclk_vio>, <&clk_gates15 12>,
- <&hclk_vio>, <&hclk_vio>,
- <&hclk_vio>, <&aclk_vio0>,
+ <&hclk_vio>, <&dummy>,
+ <&dummy>, <&aclk_vio0>,
<&aclk_vio1>, <&aclk_rga>,
- <&aclk_vio0>, <&hclk_vio>;
+ <&clk_gates15 11>, <&hclk_vio>;
clock-output-names =
- "g_aclk_rga", "g_hclk_rga",
+ "reserved", /*"g_aclk_rga"*/ "g_hclk_rga",
"g_aclk_iep", "g_hclk_iep",
"g_aclk_lcdc_iep", "g_aclk_lcdc0",
"g_hclk_lcdc0", "g_aclk_lcdc1",
- "g_hclk_lcdc1", "g_hclk_vio_ahb_arbi",
- "g_hclk_vio_niu", "g_aclk_vio0_niu",
+ "g_hclk_lcdc1", "reserved", /* "g_h_vio_ahb" */
+ "reserved",/*"g_hclk_vio_niu"*/ "g_aclk_vio0_niu",
- "g_aclk_vio1_niu", "g_aclk_vio2_niu",
+ "g_aclk_vio1_niu", "reserved",/*"g_aclk_rga_niu"*/
"g_aclk_vip", "g_hclk_vip";
+ rockchip,suspend-clkgating-setting=<0x0 0x0>;
#clock-cells = <1>;
};
reg = <0x01a0 0x4>;
clocks =
<&pclkin_cif>, <&hclk_vio>,
- <&aclk_vio1>, <&pclkin_isp>,
+ <&clk_gates15 12>, <&pclkin_isp>,
<&hclk_vio>, <&hclk_vio>,
<&hclk_vio>, <&hclk_vio>,
<&hclk_vio>, <&hclk_vio>,
- <&hclk_vio>, <&hclk_vio>,
+ <&dummy>, <&dummy>,
<&dummy>, <&dummy>,
<&dummy>, <&dummy>;
"g_pclkin_cif", "g_hclk_isp",
"g_aclk_isp", "g_pclkin_isp",
- "g_pclk_mipi_dsi0", "g_pclk_mipi_dsi1",
- "g_pclk_mipi_csi", "g_pclk_lvds_phy",
+ "g_p_mipi_dsi0", "g_p_mipi_dsi1",
+ "g_p_mipi_csi", "g_pclk_lvds_phy",
- "g_pclk_edp_ctrl", "g_pclk_hdmi_ctrl",
- "g_hclk_vio2_h2p", "g_pclk_vio2_h2p",
+ "g_pclk_edp_ctrl", "g_p_hdmi_ctrl",
+ "reserved", "reserved", /* bit10:"g_hclk_vio2_h2p" bit11: "g_pclk_vio2_h2p" */
"reserved", "reserved",
"reserved", "reserved";
+ rockchip,suspend-clkgating-setting=<0x0 0x0>;
#clock-cells = <1>;
};
"reserved", "reserved",
"reserved", "reserved";
+ rockchip,suspend-clkgating-setting=<0x01f 0x01f>;
#clock-cells = <1>;
};
<&dummy>, <&dummy>;
clock-output-names =
- "g_aclk_gpu", "reserved",
+ "reserved", /*"g_aclk_gpu",*/ "reserved",
"reserved", "reserved",
"reserved", "reserved",
"reserved", "reserved",
"reserved", "reserved";
+ rockchip,suspend-clkgating-setting=<0x0 0x0>;
#clock-cells = <1>;
};