; Test the MSA intrinsics that are encoded with the 3RF instruction format and ; take an integer as an operand. ; RUN: llc -march=mips -mattr=+msa,+fp64 < %s | FileCheck %s ; RUN: llc -march=mipsel -mattr=+msa,+fp64 < %s | FileCheck %s @llvm_mips_fexp2_w_ARG1 = global <4 x float> , align 16 @llvm_mips_fexp2_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_fexp2_w_RES = global <4 x float> , align 16 define void @llvm_mips_fexp2_w_test() nounwind { entry: %0 = load <4 x float>* @llvm_mips_fexp2_w_ARG1 %1 = load <4 x i32>* @llvm_mips_fexp2_w_ARG2 %2 = tail call <4 x float> @llvm.mips.fexp2.w(<4 x float> %0, <4 x i32> %1) store <4 x float> %2, <4 x float>* @llvm_mips_fexp2_w_RES ret void } declare <4 x float> @llvm.mips.fexp2.w(<4 x float>, <4 x i32>) nounwind ; CHECK: llvm_mips_fexp2_w_test: ; CHECK: ld.w ; CHECK: ld.w ; CHECK: fexp2.w ; CHECK: st.w ; CHECK: .size llvm_mips_fexp2_w_test ; @llvm_mips_fexp2_d_ARG1 = global <2 x double> , align 16 @llvm_mips_fexp2_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_fexp2_d_RES = global <2 x double> , align 16 define void @llvm_mips_fexp2_d_test() nounwind { entry: %0 = load <2 x double>* @llvm_mips_fexp2_d_ARG1 %1 = load <2 x i64>* @llvm_mips_fexp2_d_ARG2 %2 = tail call <2 x double> @llvm.mips.fexp2.d(<2 x double> %0, <2 x i64> %1) store <2 x double> %2, <2 x double>* @llvm_mips_fexp2_d_RES ret void } declare <2 x double> @llvm.mips.fexp2.d(<2 x double>, <2 x i64>) nounwind ; CHECK: llvm_mips_fexp2_d_test: ; CHECK: ld.d ; CHECK: ld.d ; CHECK: fexp2.d ; CHECK: st.d ; CHECK: .size llvm_mips_fexp2_d_test ;