; RUN: llc < %s -march=arm | FileCheck %s ; RUN: llc < %s -mtriple=armv7 | FileCheck %s --check-prefix=CHECK-V7 ; Check generated signed and unsigned multiply accumulate long. define i64 @MACLongTest1(i32 %a, i32 %b, i64 %c) { ;CHECK-LABEL: MACLongTest1: ;CHECK: umlal %conv = zext i32 %a to i64 %conv1 = zext i32 %b to i64 %mul = mul i64 %conv1, %conv %add = add i64 %mul, %c ret i64 %add } define i64 @MACLongTest2(i32 %a, i32 %b, i64 %c) { ;CHECK-LABEL: MACLongTest2: ;CHECK: smlal %conv = sext i32 %a to i64 %conv1 = sext i32 %b to i64 %mul = mul nsw i64 %conv1, %conv %add = add nsw i64 %mul, %c ret i64 %add } define i64 @MACLongTest3(i32 %a, i32 %b, i32 %c) { ;CHECK-LABEL: MACLongTest3: ;CHECK: umlal %conv = zext i32 %b to i64 %conv1 = zext i32 %a to i64 %mul = mul i64 %conv, %conv1 %conv2 = zext i32 %c to i64 %add = add i64 %mul, %conv2 ret i64 %add } define i64 @MACLongTest4(i32 %a, i32 %b, i32 %c) { ;CHECK-LABEL: MACLongTest4: ;CHECK: smlal %conv = sext i32 %b to i64 %conv1 = sext i32 %a to i64 %mul = mul nsw i64 %conv, %conv1 %conv2 = sext i32 %c to i64 %add = add nsw i64 %mul, %conv2 ret i64 %add } ; Two things to check here: the @earlyclobber constraint (on <= v5) and the "$Rd = $R" ones. ; + Without @earlyclobber the v7 code is natural. With it, the first two ; registers must be distinct from the third. ; + Without "$Rd = $R", this can be satisfied without a mov before the umlal ; by trying to use 6 different registers in the MachineInstr. The natural ; evolution of this attempt currently leaves only two movs in the final ; function, both after the umlal. With it, *some* move has to happen ; before the umlal. define i64 @MACLongTest5(i64 %c, i32 %a, i32 %b) { ; CHECK-V7-LABEL: MACLongTest5: ; CHECK-V7-LABEL: umlal r0, r1, r0, r0 ; CHECK-LABEL: MACLongTest5: ; CHECK: mov [[RDLO:r[0-9]+]], r0 ; CHECK: umlal [[RDLO]], r1, r0, r0 ; CHECK: mov r0, [[RDLO]] %conv.trunc = trunc i64 %c to i32 %conv = zext i32 %conv.trunc to i64 %conv1 = zext i32 %b to i64 %mul = mul i64 %conv, %conv %add = add i64 %mul, %c ret i64 %add }