#include #include "skeleton.dtsi" / { compatible = "rockchip,rk3188"; interrupt-parent = <&gic>; cpus { #address-cells = <1>; #size-cells = <0>; cpu@0 { device_type = "cpu"; compatible = "arm,cortex-a9"; reg = <0>; }; cpu@1 { device_type = "cpu"; compatible = "arm,cortex-a9"; reg = <1>; }; cpu@2 { device_type = "cpu"; compatible = "arm,cortex-a9"; reg = <2>; }; cpu@3 { device_type = "cpu"; compatible = "arm,cortex-a9"; reg = <3>; }; }; twd-wdt@1013c620 { compatible = "arm,cortex-a9-twd-wdt"; reg = <0x1013c620 0x20>; interrupts = ; }; gic: interrupt-controller@1013d000 { compatible = "arm,cortex-a9-gic"; interrupt-controller; #interrupt-cells = <3>; reg = <0x1013d000 0x1000>, <0x1013c100 0x0100>; }; L2: cache-controller@10138000 { compatible = "arm,pl310-cache"; reg = <0x10138000 0x1000>; cache-unified; cache-level = <2>; arm,tag-latency = <1 1 1>; arm,data-latency = <2 3 1>; prefetch-ctrl = <0x70000003>; /* L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN */ power-ctrl = <0x3>; /* (0x1 << 0) | // Full line of write zero behavior Enabled (0x1 << 25) | // Round-robin replacement (0x1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) | (0x1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) | (0x1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT) */ aux-ctrl = <0x72000001 (~0x72000001)>; }; cpu_axi_bus: cpu_axi_bus@10128000 { compatible = "rockchip,cpu_axi_bus"; reg = <0x10128000 0x8000>; qos { dmac { offset = <0x1000>; priority = <0 0>; }; cpu0 { offset = <0x2000>; priority = <0 0>; }; cpu1r { offset = <0x2080>; priority = <0 0>; }; cpu1w { offset = <0x2100>; priority = <0 0>; }; peri { offset = <0x4000>; priority = <2 2>; }; gpu { offset = <0x5000>; priority = <2 1>; }; vpu { offset = <0x6000>; }; vop0 { offset = <0x7000>; priority = <3 3>; }; cif0 { offset = <0x7080>; }; ipp { offset = <0x7100>; }; vop1 { offset = <0x7180>; priority = <3 3>; }; cif1 { offset = <0x7200>; }; rga { offset = <0x7280>; }; }; }; bootrom@10120000 { compatible = "rockchip,bootrom"; reg = <0x10120000 0x4000>; }; bootram@10080000 { compatible = "rockchip,bootram"; reg = <0x10080000 0x20>; /* 32 bytes */ }; sram@10080020 { compatible = "mmio-sram"; reg = <0x10080020 (0x8000 - 0x20)>; /* 32k - 32 */ map-exec; }; pmu@20004000 { compatible = "rockchip,pmu"; reg = <0x20004000 0x4000>; }; timer@200380a0 { compatible = "rockchip,timer"; reg = <0x200380a0 0x20>; interrupts = ; }; timer@20038000 { compatible = "rockchip,timer"; reg = <0x20038000 0x20>; interrupts = ; }; timer@20038020 { compatible = "rockchip,timer"; reg = <0x20038020 0x20>; interrupts = ; }; timer@20038060 { compatible = "rockchip,timer"; reg = <0x20038060 0x20>; interrupts = ; }; timer@20038080 { compatible = "rockchip,timer"; reg = <0x20038080 0x20>; interrupts = ; }; uart0: serial@10124000 { compatible = "rockchip,serial"; reg = <0x10124000 0x100>; interrupts = ; clock-frequency = <24000000>; reg-shift = <2>; reg-io-width = <4>; id = <0>; status = "disabled"; }; uart1: serial@10126000 { compatible = "rockchip,serial"; reg = <0x10126000 0x100>; interrupts = ; clock-frequency = <24000000>; reg-shift = <2>; reg-io-width = <4>; id = <1>; status = "disabled"; }; uart2: serial@20064000 { compatible = "rockchip,serial"; reg = <0x20064000 0x100>; interrupts = ; clock-frequency = <24000000>; current-speed = <115200>; reg-shift = <2>; reg-io-width = <4>; id = <2>; status = "disabled"; }; uart3: serial@20068000 { compatible = "rockchip,serial"; reg = <0x20068000 0x100>; interrupts = ; clock-frequency = <24000000>; reg-shift = <2>; reg-io-width = <4>; id = <3>; status = "disabled"; }; };