1 //===-- AMDGPUAsmBackend.cpp - AMDGPU Assembler Backend -------------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
9 //===----------------------------------------------------------------------===//
11 #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
12 #include "MCTargetDesc/AMDGPUFixupKinds.h"
13 #include "llvm/ADT/StringRef.h"
14 #include "llvm/MC/MCAsmBackend.h"
15 #include "llvm/MC/MCAssembler.h"
16 #include "llvm/MC/MCFixupKindInfo.h"
17 #include "llvm/MC/MCObjectWriter.h"
18 #include "llvm/MC/MCValue.h"
19 #include "llvm/Support/TargetRegistry.h"
25 class AMDGPUMCObjectWriter : public MCObjectWriter {
27 AMDGPUMCObjectWriter(raw_pwrite_stream &OS) : MCObjectWriter(OS, true) {}
28 void ExecutePostLayoutBinding(MCAssembler &Asm,
29 const MCAsmLayout &Layout) override {
30 //XXX: Implement if necessary.
32 void RecordRelocation(MCAssembler &Asm, const MCAsmLayout &Layout,
33 const MCFragment *Fragment, const MCFixup &Fixup,
34 MCValue Target, bool &IsPCRel,
35 uint64_t &FixedValue) override {
36 assert(!"Not implemented");
39 void WriteObject(MCAssembler &Asm, const MCAsmLayout &Layout) override;
43 class AMDGPUAsmBackend : public MCAsmBackend {
45 AMDGPUAsmBackend(const Target &T)
48 unsigned getNumFixupKinds() const override { return AMDGPU::NumTargetFixupKinds; };
49 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
50 uint64_t Value, bool IsPCRel) const override;
51 bool fixupNeedsRelaxation(const MCFixup &Fixup, uint64_t Value,
52 const MCRelaxableFragment *DF,
53 const MCAsmLayout &Layout) const override {
56 void relaxInstruction(const MCInst &Inst, MCInst &Res) const override {
57 assert(!"Not implemented");
59 bool mayNeedRelaxation(const MCInst &Inst) const override { return false; }
60 bool writeNopData(uint64_t Count, MCObjectWriter *OW) const override;
62 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const override;
65 } //End anonymous namespace
67 void AMDGPUMCObjectWriter::WriteObject(MCAssembler &Asm,
68 const MCAsmLayout &Layout) {
69 for (MCAssembler::iterator I = Asm.begin(), E = Asm.end(); I != E; ++I) {
70 Asm.writeSectionData(&I->getSectionData(), Layout);
74 void AMDGPUAsmBackend::applyFixup(const MCFixup &Fixup, char *Data,
75 unsigned DataSize, uint64_t Value,
78 switch ((unsigned)Fixup.getKind()) {
79 default: llvm_unreachable("Unknown fixup kind");
80 case AMDGPU::fixup_si_sopp_br: {
81 uint16_t *Dst = (uint16_t*)(Data + Fixup.getOffset());
82 *Dst = (Value - 4) / 4;
86 case AMDGPU::fixup_si_rodata: {
87 uint32_t *Dst = (uint32_t*)(Data + Fixup.getOffset());
92 case AMDGPU::fixup_si_end_of_text: {
93 uint32_t *Dst = (uint32_t*)(Data + Fixup.getOffset());
94 // The value points to the last instruction in the text section, so we
95 // need to add 4 bytes to get to the start of the constants.
102 const MCFixupKindInfo &AMDGPUAsmBackend::getFixupKindInfo(
103 MCFixupKind Kind) const {
104 const static MCFixupKindInfo Infos[AMDGPU::NumTargetFixupKinds] = {
105 // name offset bits flags
106 { "fixup_si_sopp_br", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
107 { "fixup_si_rodata", 0, 32, 0 },
108 { "fixup_si_end_of_text", 0, 32, MCFixupKindInfo::FKF_IsPCRel }
111 if (Kind < FirstTargetFixupKind)
112 return MCAsmBackend::getFixupKindInfo(Kind);
114 return Infos[Kind - FirstTargetFixupKind];
117 bool AMDGPUAsmBackend::writeNopData(uint64_t Count, MCObjectWriter *OW) const {
118 OW->WriteZeros(Count);
123 //===----------------------------------------------------------------------===//
124 // ELFAMDGPUAsmBackend class
125 //===----------------------------------------------------------------------===//
129 class ELFAMDGPUAsmBackend : public AMDGPUAsmBackend {
131 ELFAMDGPUAsmBackend(const Target &T) : AMDGPUAsmBackend(T) { }
133 MCObjectWriter *createObjectWriter(raw_pwrite_stream &OS) const override {
134 return createAMDGPUELFObjectWriter(OS);
138 } // end anonymous namespace
140 MCAsmBackend *llvm::createAMDGPUAsmBackend(const Target &T,
141 const MCRegisterInfo &MRI,
144 return new ELFAMDGPUAsmBackend(T);