2 * Probe module for 8250/16550-type PCI serial ports.
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
12 #include <linux/module.h>
13 #include <linux/init.h>
14 #include <linux/pci.h>
15 #include <linux/string.h>
16 #include <linux/kernel.h>
17 #include <linux/slab.h>
18 #include <linux/delay.h>
19 #include <linux/tty.h>
20 #include <linux/serial_reg.h>
21 #include <linux/serial_core.h>
22 #include <linux/8250_pci.h>
23 #include <linux/bitops.h>
25 #include <asm/byteorder.h>
30 #undef SERIAL_DEBUG_PCI
33 * init function returns:
34 * > 0 - number of ports
35 * = 0 - use board->num_ports
38 struct pci_serial_quirk {
43 int (*probe)(struct pci_dev *dev);
44 int (*init)(struct pci_dev *dev);
45 int (*setup)(struct serial_private *,
46 const struct pciserial_board *,
47 struct uart_8250_port *, int);
48 void (*exit)(struct pci_dev *dev);
51 #define PCI_NUM_BAR_RESOURCES 6
53 struct serial_private {
56 void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
57 struct pci_serial_quirk *quirk;
61 static int pci_default_setup(struct serial_private*,
62 const struct pciserial_board*, struct uart_8250_port *, int);
64 static void moan_device(const char *str, struct pci_dev *dev)
68 "Please send the output of lspci -vv, this\n"
69 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
70 "manufacturer and name of serial board or\n"
71 "modem board to rmk+serial@arm.linux.org.uk.\n",
72 pci_name(dev), str, dev->vendor, dev->device,
73 dev->subsystem_vendor, dev->subsystem_device);
77 setup_port(struct serial_private *priv, struct uart_8250_port *port,
78 int bar, int offset, int regshift)
80 struct pci_dev *dev = priv->dev;
81 unsigned long base, len;
83 if (bar >= PCI_NUM_BAR_RESOURCES)
86 base = pci_resource_start(dev, bar);
88 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
89 len = pci_resource_len(dev, bar);
91 if (!priv->remapped_bar[bar])
92 priv->remapped_bar[bar] = ioremap_nocache(base, len);
93 if (!priv->remapped_bar[bar])
96 port->port.iotype = UPIO_MEM;
97 port->port.iobase = 0;
98 port->port.mapbase = base + offset;
99 port->port.membase = priv->remapped_bar[bar] + offset;
100 port->port.regshift = regshift;
102 port->port.iotype = UPIO_PORT;
103 port->port.iobase = base + offset;
104 port->port.mapbase = 0;
105 port->port.membase = NULL;
106 port->port.regshift = 0;
112 * ADDI-DATA GmbH communication cards <info@addi-data.com>
114 static int addidata_apci7800_setup(struct serial_private *priv,
115 const struct pciserial_board *board,
116 struct uart_8250_port *port, int idx)
118 unsigned int bar = 0, offset = board->first_offset;
119 bar = FL_GET_BASE(board->flags);
122 offset += idx * board->uart_offset;
123 } else if ((idx >= 2) && (idx < 4)) {
125 offset += ((idx - 2) * board->uart_offset);
126 } else if ((idx >= 4) && (idx < 6)) {
128 offset += ((idx - 4) * board->uart_offset);
129 } else if (idx >= 6) {
131 offset += ((idx - 6) * board->uart_offset);
134 return setup_port(priv, port, bar, offset, board->reg_shift);
138 * AFAVLAB uses a different mixture of BARs and offsets
139 * Not that ugly ;) -- HW
142 afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
143 struct uart_8250_port *port, int idx)
145 unsigned int bar, offset = board->first_offset;
147 bar = FL_GET_BASE(board->flags);
152 offset += (idx - 4) * board->uart_offset;
155 return setup_port(priv, port, bar, offset, board->reg_shift);
159 * HP's Remote Management Console. The Diva chip came in several
160 * different versions. N-class, L2000 and A500 have two Diva chips, each
161 * with 3 UARTs (the third UART on the second chip is unused). Superdome
162 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
163 * one Diva chip, but it has been expanded to 5 UARTs.
165 static int pci_hp_diva_init(struct pci_dev *dev)
169 switch (dev->subsystem_device) {
170 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
171 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
172 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
173 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
176 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
179 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
182 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
183 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
192 * HP's Diva chip puts the 4th/5th serial port further out, and
193 * some serial ports are supposed to be hidden on certain models.
196 pci_hp_diva_setup(struct serial_private *priv,
197 const struct pciserial_board *board,
198 struct uart_8250_port *port, int idx)
200 unsigned int offset = board->first_offset;
201 unsigned int bar = FL_GET_BASE(board->flags);
203 switch (priv->dev->subsystem_device) {
204 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
208 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
218 offset += idx * board->uart_offset;
220 return setup_port(priv, port, bar, offset, board->reg_shift);
224 * Added for EKF Intel i960 serial boards
226 static int pci_inteli960ni_init(struct pci_dev *dev)
228 unsigned long oldval;
230 if (!(dev->subsystem_device & 0x1000))
233 /* is firmware started? */
234 pci_read_config_dword(dev, 0x44, (void *)&oldval);
235 if (oldval == 0x00001000L) { /* RESET value */
236 printk(KERN_DEBUG "Local i960 firmware missing");
243 * Some PCI serial cards using the PLX 9050 PCI interface chip require
244 * that the card interrupt be explicitly enabled or disabled. This
245 * seems to be mainly needed on card using the PLX which also use I/O
248 static int pci_plx9050_init(struct pci_dev *dev)
253 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
254 moan_device("no memory in bar 0", dev);
259 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
260 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
263 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
264 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
266 * As the megawolf cards have the int pins active
267 * high, and have 2 UART chips, both ints must be
268 * enabled on the 9050. Also, the UARTS are set in
269 * 16450 mode by default, so we have to enable the
270 * 16C950 'enhanced' mode so that we can use the
275 * enable/disable interrupts
277 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
280 writel(irq_config, p + 0x4c);
283 * Read the register back to ensure that it took effect.
291 static void pci_plx9050_exit(struct pci_dev *dev)
295 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
301 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
306 * Read the register back to ensure that it took effect.
313 #define NI8420_INT_ENABLE_REG 0x38
314 #define NI8420_INT_ENABLE_BIT 0x2000
316 static void pci_ni8420_exit(struct pci_dev *dev)
319 unsigned long base, len;
320 unsigned int bar = 0;
322 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
323 moan_device("no memory in bar", dev);
327 base = pci_resource_start(dev, bar);
328 len = pci_resource_len(dev, bar);
329 p = ioremap_nocache(base, len);
333 /* Disable the CPU Interrupt */
334 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
335 p + NI8420_INT_ENABLE_REG);
341 #define MITE_IOWBSR1 0xc4
342 #define MITE_IOWCR1 0xf4
343 #define MITE_LCIMR1 0x08
344 #define MITE_LCIMR2 0x10
346 #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
348 static void pci_ni8430_exit(struct pci_dev *dev)
351 unsigned long base, len;
352 unsigned int bar = 0;
354 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
355 moan_device("no memory in bar", dev);
359 base = pci_resource_start(dev, bar);
360 len = pci_resource_len(dev, bar);
361 p = ioremap_nocache(base, len);
365 /* Disable the CPU Interrupt */
366 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
370 /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
372 sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
373 struct uart_8250_port *port, int idx)
375 unsigned int bar, offset = board->first_offset;
380 /* first four channels map to 0, 0x100, 0x200, 0x300 */
381 offset += idx * board->uart_offset;
382 } else if (idx < 8) {
383 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
384 offset += idx * board->uart_offset + 0xC00;
385 } else /* we have only 8 ports on PMC-OCTALPRO */
388 return setup_port(priv, port, bar, offset, board->reg_shift);
392 * This does initialization for PMC OCTALPRO cards:
393 * maps the device memory, resets the UARTs (needed, bc
394 * if the module is removed and inserted again, the card
395 * is in the sleep mode) and enables global interrupt.
398 /* global control register offset for SBS PMC-OctalPro */
399 #define OCT_REG_CR_OFF 0x500
401 static int sbs_init(struct pci_dev *dev)
405 p = pci_ioremap_bar(dev, 0);
409 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
410 writeb(0x10, p + OCT_REG_CR_OFF);
412 writeb(0x0, p + OCT_REG_CR_OFF);
414 /* Set bit-2 (INTENABLE) of Control Register */
415 writeb(0x4, p + OCT_REG_CR_OFF);
422 * Disables the global interrupt of PMC-OctalPro
425 static void sbs_exit(struct pci_dev *dev)
429 p = pci_ioremap_bar(dev, 0);
430 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
432 writeb(0, p + OCT_REG_CR_OFF);
437 * SIIG serial cards have an PCI interface chip which also controls
438 * the UART clocking frequency. Each UART can be clocked independently
439 * (except cards equipped with 4 UARTs) and initial clocking settings
440 * are stored in the EEPROM chip. It can cause problems because this
441 * version of serial driver doesn't support differently clocked UART's
442 * on single PCI card. To prevent this, initialization functions set
443 * high frequency clocking for all UART's on given card. It is safe (I
444 * hope) because it doesn't touch EEPROM settings to prevent conflicts
445 * with other OSes (like M$ DOS).
447 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
449 * There is two family of SIIG serial cards with different PCI
450 * interface chip and different configuration methods:
451 * - 10x cards have control registers in IO and/or memory space;
452 * - 20x cards have control registers in standard PCI configuration space.
454 * Note: all 10x cards have PCI device ids 0x10..
455 * all 20x cards have PCI device ids 0x20..
457 * There are also Quartet Serial cards which use Oxford Semiconductor
458 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
460 * Note: some SIIG cards are probed by the parport_serial object.
463 #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
464 #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
466 static int pci_siig10x_init(struct pci_dev *dev)
471 switch (dev->device & 0xfff8) {
472 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
475 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
478 default: /* 1S1P, 4S */
483 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
487 writew(readw(p + 0x28) & data, p + 0x28);
493 #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
494 #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
496 static int pci_siig20x_init(struct pci_dev *dev)
500 /* Change clock frequency for the first UART. */
501 pci_read_config_byte(dev, 0x6f, &data);
502 pci_write_config_byte(dev, 0x6f, data & 0xef);
504 /* If this card has 2 UART, we have to do the same with second UART. */
505 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
506 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
507 pci_read_config_byte(dev, 0x73, &data);
508 pci_write_config_byte(dev, 0x73, data & 0xef);
513 static int pci_siig_init(struct pci_dev *dev)
515 unsigned int type = dev->device & 0xff00;
518 return pci_siig10x_init(dev);
519 else if (type == 0x2000)
520 return pci_siig20x_init(dev);
522 moan_device("Unknown SIIG card", dev);
526 static int pci_siig_setup(struct serial_private *priv,
527 const struct pciserial_board *board,
528 struct uart_8250_port *port, int idx)
530 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
534 offset = (idx - 4) * 8;
537 return setup_port(priv, port, bar, offset, 0);
541 * Timedia has an explosion of boards, and to avoid the PCI table from
542 * growing *huge*, we use this function to collapse some 70 entries
543 * in the PCI table into one, for sanity's and compactness's sake.
545 static const unsigned short timedia_single_port[] = {
546 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
549 static const unsigned short timedia_dual_port[] = {
550 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
551 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
552 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
553 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
557 static const unsigned short timedia_quad_port[] = {
558 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
559 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
560 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
564 static const unsigned short timedia_eight_port[] = {
565 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
566 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
569 static const struct timedia_struct {
571 const unsigned short *ids;
573 { 1, timedia_single_port },
574 { 2, timedia_dual_port },
575 { 4, timedia_quad_port },
576 { 8, timedia_eight_port }
580 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
581 * listing them individually, this driver merely grabs them all with
582 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
583 * and should be left free to be claimed by parport_serial instead.
585 static int pci_timedia_probe(struct pci_dev *dev)
588 * Check the third digit of the subdevice ID
589 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
591 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
593 "ignoring Timedia subdevice %04x for parport_serial\n",
594 dev->subsystem_device);
601 static int pci_timedia_init(struct pci_dev *dev)
603 const unsigned short *ids;
606 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
607 ids = timedia_data[i].ids;
608 for (j = 0; ids[j]; j++)
609 if (dev->subsystem_device == ids[j])
610 return timedia_data[i].num;
616 * Timedia/SUNIX uses a mixture of BARs and offsets
617 * Ugh, this is ugly as all hell --- TYT
620 pci_timedia_setup(struct serial_private *priv,
621 const struct pciserial_board *board,
622 struct uart_8250_port *port, int idx)
624 unsigned int bar = 0, offset = board->first_offset;
631 offset = board->uart_offset;
638 offset = board->uart_offset;
647 return setup_port(priv, port, bar, offset, board->reg_shift);
651 * Some Titan cards are also a little weird
654 titan_400l_800l_setup(struct serial_private *priv,
655 const struct pciserial_board *board,
656 struct uart_8250_port *port, int idx)
658 unsigned int bar, offset = board->first_offset;
669 offset = (idx - 2) * board->uart_offset;
672 return setup_port(priv, port, bar, offset, board->reg_shift);
675 static int pci_xircom_init(struct pci_dev *dev)
681 static int pci_ni8420_init(struct pci_dev *dev)
684 unsigned long base, len;
685 unsigned int bar = 0;
687 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
688 moan_device("no memory in bar", dev);
692 base = pci_resource_start(dev, bar);
693 len = pci_resource_len(dev, bar);
694 p = ioremap_nocache(base, len);
698 /* Enable CPU Interrupt */
699 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
700 p + NI8420_INT_ENABLE_REG);
706 #define MITE_IOWBSR1_WSIZE 0xa
707 #define MITE_IOWBSR1_WIN_OFFSET 0x800
708 #define MITE_IOWBSR1_WENAB (1 << 7)
709 #define MITE_LCIMR1_IO_IE_0 (1 << 24)
710 #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
711 #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
713 static int pci_ni8430_init(struct pci_dev *dev)
716 unsigned long base, len;
718 unsigned int bar = 0;
720 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
721 moan_device("no memory in bar", dev);
725 base = pci_resource_start(dev, bar);
726 len = pci_resource_len(dev, bar);
727 p = ioremap_nocache(base, len);
731 /* Set device window address and size in BAR0 */
732 device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
733 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
734 writel(device_window, p + MITE_IOWBSR1);
736 /* Set window access to go to RAMSEL IO address space */
737 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
740 /* Enable IO Bus Interrupt 0 */
741 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
743 /* Enable CPU Interrupt */
744 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
750 /* UART Port Control Register */
751 #define NI8430_PORTCON 0x0f
752 #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
755 pci_ni8430_setup(struct serial_private *priv,
756 const struct pciserial_board *board,
757 struct uart_8250_port *port, int idx)
760 unsigned long base, len;
761 unsigned int bar, offset = board->first_offset;
763 if (idx >= board->num_ports)
766 bar = FL_GET_BASE(board->flags);
767 offset += idx * board->uart_offset;
769 base = pci_resource_start(priv->dev, bar);
770 len = pci_resource_len(priv->dev, bar);
771 p = ioremap_nocache(base, len);
773 /* enable the transceiver */
774 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
775 p + offset + NI8430_PORTCON);
779 return setup_port(priv, port, bar, offset, board->reg_shift);
782 static int pci_netmos_9900_setup(struct serial_private *priv,
783 const struct pciserial_board *board,
784 struct uart_8250_port *port, int idx)
788 if ((priv->dev->subsystem_device & 0xff00) == 0x3000) {
789 /* netmos apparently orders BARs by datasheet layout, so serial
790 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
794 return setup_port(priv, port, bar, 0, board->reg_shift);
796 return pci_default_setup(priv, board, port, idx);
800 /* the 99xx series comes with a range of device IDs and a variety
803 * 9900 has varying capabilities and can cascade to sub-controllers
804 * (cascading should be purely internal)
805 * 9904 is hardwired with 4 serial ports
806 * 9912 and 9922 are hardwired with 2 serial ports
808 static int pci_netmos_9900_numports(struct pci_dev *dev)
810 unsigned int c = dev->class;
812 unsigned short sub_serports;
818 } else if ((pi == 0) &&
819 (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
820 /* two possibilities: 0x30ps encodes number of parallel and
821 * serial ports, or 0x1000 indicates *something*. This is not
822 * immediately obvious, since the 2s1p+4s configuration seems
823 * to offer all functionality on functions 0..2, while still
824 * advertising the same function 3 as the 4s+2s1p config.
826 sub_serports = dev->subsystem_device & 0xf;
827 if (sub_serports > 0) {
830 printk(KERN_NOTICE "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
835 moan_device("unknown NetMos/Mostech program interface", dev);
839 static int pci_netmos_init(struct pci_dev *dev)
841 /* subdevice 0x00PS means <P> parallel, <S> serial */
842 unsigned int num_serial = dev->subsystem_device & 0xf;
844 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
845 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
848 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
849 dev->subsystem_device == 0x0299)
852 switch (dev->device) { /* FALLTHROUGH on all */
853 case PCI_DEVICE_ID_NETMOS_9904:
854 case PCI_DEVICE_ID_NETMOS_9912:
855 case PCI_DEVICE_ID_NETMOS_9922:
856 case PCI_DEVICE_ID_NETMOS_9900:
857 num_serial = pci_netmos_9900_numports(dev);
861 if (num_serial == 0 ) {
862 moan_device("unknown NetMos/Mostech device", dev);
873 * These chips are available with optionally one parallel port and up to
874 * two serial ports. Unfortunately they all have the same product id.
876 * Basic configuration is done over a region of 32 I/O ports. The base
877 * ioport is called INTA or INTC, depending on docs/other drivers.
879 * The region of the 32 I/O ports is configured in POSIO0R...
883 #define ITE_887x_MISCR 0x9c
884 #define ITE_887x_INTCBAR 0x78
885 #define ITE_887x_UARTBAR 0x7c
886 #define ITE_887x_PS0BAR 0x10
887 #define ITE_887x_POSIO0 0x60
890 #define ITE_887x_IOSIZE 32
891 /* I/O space size (bits 26-24; 8 bytes = 011b) */
892 #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
893 /* I/O space size (bits 26-24; 32 bytes = 101b) */
894 #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
895 /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
896 #define ITE_887x_POSIO_SPEED (3 << 29)
897 /* enable IO_Space bit */
898 #define ITE_887x_POSIO_ENABLE (1 << 31)
900 static int pci_ite887x_init(struct pci_dev *dev)
902 /* inta_addr are the configuration addresses of the ITE */
903 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
906 struct resource *iobase = NULL;
907 u32 miscr, uartbar, ioport;
909 /* search for the base-ioport */
911 while (inta_addr[i] && iobase == NULL) {
912 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
914 if (iobase != NULL) {
915 /* write POSIO0R - speed | size | ioport */
916 pci_write_config_dword(dev, ITE_887x_POSIO0,
917 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
918 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
919 /* write INTCBAR - ioport */
920 pci_write_config_dword(dev, ITE_887x_INTCBAR,
922 ret = inb(inta_addr[i]);
924 /* ioport connected */
927 release_region(iobase->start, ITE_887x_IOSIZE);
934 printk(KERN_ERR "ite887x: could not find iobase\n");
938 /* start of undocumented type checking (see parport_pc.c) */
939 type = inb(iobase->start + 0x18) & 0x0f;
942 case 0x2: /* ITE8871 (1P) */
943 case 0xa: /* ITE8875 (1P) */
946 case 0xe: /* ITE8872 (2S1P) */
949 case 0x6: /* ITE8873 (1S) */
952 case 0x8: /* ITE8874 (2S) */
956 moan_device("Unknown ITE887x", dev);
960 /* configure all serial ports */
961 for (i = 0; i < ret; i++) {
962 /* read the I/O port from the device */
963 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
965 ioport &= 0x0000FF00; /* the actual base address */
966 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
967 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
968 ITE_887x_POSIO_IOSIZE_8 | ioport);
970 /* write the ioport to the UARTBAR */
971 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
972 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
973 uartbar |= (ioport << (16 * i)); /* set the ioport */
974 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
976 /* get current config */
977 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
978 /* disable interrupts (UARTx_Routing[3:0]) */
979 miscr &= ~(0xf << (12 - 4 * i));
980 /* activate the UART (UARTx_En) */
981 miscr |= 1 << (23 - i);
982 /* write new config with activated UART */
983 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
987 /* the device has no UARTs if we get here */
988 release_region(iobase->start, ITE_887x_IOSIZE);
994 static void pci_ite887x_exit(struct pci_dev *dev)
997 /* the ioport is bit 0-15 in POSIO0R */
998 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
1000 release_region(ioport, ITE_887x_IOSIZE);
1004 * Oxford Semiconductor Inc.
1005 * Check that device is part of the Tornado range of devices, then determine
1006 * the number of ports available on the device.
1008 static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1011 unsigned long deviceID;
1012 unsigned int number_uarts = 0;
1014 /* OxSemi Tornado devices are all 0xCxxx */
1015 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1016 (dev->device & 0xF000) != 0xC000)
1019 p = pci_iomap(dev, 0, 5);
1023 deviceID = ioread32(p);
1024 /* Tornado device */
1025 if (deviceID == 0x07000200) {
1026 number_uarts = ioread8(p + 4);
1028 "%d ports detected on Oxford PCI Express device\n",
1031 pci_iounmap(dev, p);
1032 return number_uarts;
1035 static int pci_asix_setup(struct serial_private *priv,
1036 const struct pciserial_board *board,
1037 struct uart_8250_port *port, int idx)
1039 port->bugs |= UART_BUG_PARITY;
1040 return pci_default_setup(priv, board, port, idx);
1043 /* Quatech devices have their own extra interface features */
1045 struct quatech_feature {
1050 #define QPCR_TEST_FOR1 0x3F
1051 #define QPCR_TEST_GET1 0x00
1052 #define QPCR_TEST_FOR2 0x40
1053 #define QPCR_TEST_GET2 0x40
1054 #define QPCR_TEST_FOR3 0x80
1055 #define QPCR_TEST_GET3 0x40
1056 #define QPCR_TEST_FOR4 0xC0
1057 #define QPCR_TEST_GET4 0x80
1059 #define QOPR_CLOCK_X1 0x0000
1060 #define QOPR_CLOCK_X2 0x0001
1061 #define QOPR_CLOCK_X4 0x0002
1062 #define QOPR_CLOCK_X8 0x0003
1063 #define QOPR_CLOCK_RATE_MASK 0x0003
1066 static struct quatech_feature quatech_cards[] = {
1067 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1068 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1069 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1070 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1071 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1072 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1073 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1074 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1075 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1076 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1077 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1078 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1079 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1080 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1081 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1082 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1083 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1084 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1085 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1089 static int pci_quatech_amcc(u16 devid)
1091 struct quatech_feature *qf = &quatech_cards[0];
1093 if (qf->devid == devid)
1097 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1101 static int pci_quatech_rqopr(struct uart_8250_port *port)
1103 unsigned long base = port->port.iobase;
1106 LCR = inb(base + UART_LCR);
1107 outb(0xBF, base + UART_LCR);
1108 val = inb(base + UART_SCR);
1109 outb(LCR, base + UART_LCR);
1113 static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1115 unsigned long base = port->port.iobase;
1118 LCR = inb(base + UART_LCR);
1119 outb(0xBF, base + UART_LCR);
1120 val = inb(base + UART_SCR);
1121 outb(qopr, base + UART_SCR);
1122 outb(LCR, base + UART_LCR);
1125 static int pci_quatech_rqmcr(struct uart_8250_port *port)
1127 unsigned long base = port->port.iobase;
1130 LCR = inb(base + UART_LCR);
1131 outb(0xBF, base + UART_LCR);
1132 val = inb(base + UART_SCR);
1133 outb(val | 0x10, base + UART_SCR);
1134 qmcr = inb(base + UART_MCR);
1135 outb(val, base + UART_SCR);
1136 outb(LCR, base + UART_LCR);
1141 static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1143 unsigned long base = port->port.iobase;
1146 LCR = inb(base + UART_LCR);
1147 outb(0xBF, base + UART_LCR);
1148 val = inb(base + UART_SCR);
1149 outb(val | 0x10, base + UART_SCR);
1150 outb(qmcr, base + UART_MCR);
1151 outb(val, base + UART_SCR);
1152 outb(LCR, base + UART_LCR);
1155 static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1157 unsigned long base = port->port.iobase;
1160 LCR = inb(base + UART_LCR);
1161 outb(0xBF, base + UART_LCR);
1162 val = inb(base + UART_SCR);
1164 outb(0x80, UART_LCR);
1165 if (!(inb(UART_SCR) & 0x20)) {
1166 outb(LCR, base + UART_LCR);
1173 static int pci_quatech_test(struct uart_8250_port *port)
1176 u8 qopr = pci_quatech_rqopr(port);
1177 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1178 reg = pci_quatech_rqopr(port) & 0xC0;
1179 if (reg != QPCR_TEST_GET1)
1181 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1182 reg = pci_quatech_rqopr(port) & 0xC0;
1183 if (reg != QPCR_TEST_GET2)
1185 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1186 reg = pci_quatech_rqopr(port) & 0xC0;
1187 if (reg != QPCR_TEST_GET3)
1189 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1190 reg = pci_quatech_rqopr(port) & 0xC0;
1191 if (reg != QPCR_TEST_GET4)
1194 pci_quatech_wqopr(port, qopr);
1198 static int pci_quatech_clock(struct uart_8250_port *port)
1201 unsigned long clock;
1203 if (pci_quatech_test(port) < 0)
1206 qopr = pci_quatech_rqopr(port);
1208 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1209 reg = pci_quatech_rqopr(port);
1210 if (reg & QOPR_CLOCK_X8) {
1214 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1215 reg = pci_quatech_rqopr(port);
1216 if (!(reg & QOPR_CLOCK_X8)) {
1220 reg &= QOPR_CLOCK_X8;
1221 if (reg == QOPR_CLOCK_X2) {
1223 set = QOPR_CLOCK_X2;
1224 } else if (reg == QOPR_CLOCK_X4) {
1226 set = QOPR_CLOCK_X4;
1227 } else if (reg == QOPR_CLOCK_X8) {
1229 set = QOPR_CLOCK_X8;
1232 set = QOPR_CLOCK_X1;
1234 qopr &= ~QOPR_CLOCK_RATE_MASK;
1238 pci_quatech_wqopr(port, qopr);
1242 static int pci_quatech_rs422(struct uart_8250_port *port)
1247 if (!pci_quatech_has_qmcr(port))
1249 qmcr = pci_quatech_rqmcr(port);
1250 pci_quatech_wqmcr(port, 0xFF);
1251 if (pci_quatech_rqmcr(port))
1253 pci_quatech_wqmcr(port, qmcr);
1257 static int pci_quatech_init(struct pci_dev *dev)
1259 if (pci_quatech_amcc(dev->device)) {
1260 unsigned long base = pci_resource_start(dev, 0);
1263 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
1264 tmp = inl(base + 0x3c);
1265 outl(tmp | 0x01000000, base + 0x3c);
1266 outl(tmp &= ~0x01000000, base + 0x3c);
1272 static int pci_quatech_setup(struct serial_private *priv,
1273 const struct pciserial_board *board,
1274 struct uart_8250_port *port, int idx)
1276 /* Needed by pci_quatech calls below */
1277 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1278 /* Set up the clocking */
1279 port->port.uartclk = pci_quatech_clock(port);
1280 /* For now just warn about RS422 */
1281 if (pci_quatech_rs422(port))
1282 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1283 return pci_default_setup(priv, board, port, idx);
1286 static void pci_quatech_exit(struct pci_dev *dev)
1290 static int pci_default_setup(struct serial_private *priv,
1291 const struct pciserial_board *board,
1292 struct uart_8250_port *port, int idx)
1294 unsigned int bar, offset = board->first_offset, maxnr;
1296 bar = FL_GET_BASE(board->flags);
1297 if (board->flags & FL_BASE_BARS)
1300 offset += idx * board->uart_offset;
1302 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1303 (board->reg_shift + 3);
1305 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1308 return setup_port(priv, port, bar, offset, board->reg_shift);
1312 ce4100_serial_setup(struct serial_private *priv,
1313 const struct pciserial_board *board,
1314 struct uart_8250_port *port, int idx)
1318 ret = setup_port(priv, port, idx, 0, board->reg_shift);
1319 port->port.iotype = UPIO_MEM32;
1320 port->port.type = PORT_XSCALE;
1321 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1322 port->port.regshift = 2;
1328 pci_omegapci_setup(struct serial_private *priv,
1329 const struct pciserial_board *board,
1330 struct uart_8250_port *port, int idx)
1332 return setup_port(priv, port, 2, idx * 8, 0);
1336 pci_brcm_trumanage_setup(struct serial_private *priv,
1337 const struct pciserial_board *board,
1338 struct uart_8250_port *port, int idx)
1340 int ret = pci_default_setup(priv, board, port, idx);
1342 port->port.type = PORT_BRCM_TRUMANAGE;
1343 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1347 static int skip_tx_en_setup(struct serial_private *priv,
1348 const struct pciserial_board *board,
1349 struct uart_8250_port *port, int idx)
1351 port->port.flags |= UPF_NO_TXEN_TEST;
1352 printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
1353 "[%04x:%04x] subsystem [%04x:%04x]\n",
1356 priv->dev->subsystem_vendor,
1357 priv->dev->subsystem_device);
1359 return pci_default_setup(priv, board, port, idx);
1362 static void kt_handle_break(struct uart_port *p)
1364 struct uart_8250_port *up =
1365 container_of(p, struct uart_8250_port, port);
1367 * On receipt of a BI, serial device in Intel ME (Intel
1368 * management engine) needs to have its fifos cleared for sane
1369 * SOL (Serial Over Lan) output.
1371 serial8250_clear_and_reinit_fifos(up);
1374 static unsigned int kt_serial_in(struct uart_port *p, int offset)
1376 struct uart_8250_port *up =
1377 container_of(p, struct uart_8250_port, port);
1381 * When the Intel ME (management engine) gets reset its serial
1382 * port registers could return 0 momentarily. Functions like
1383 * serial8250_console_write, read and save the IER, perform
1384 * some operation and then restore it. In order to avoid
1385 * setting IER register inadvertently to 0, if the value read
1386 * is 0, double check with ier value in uart_8250_port and use
1387 * that instead. up->ier should be the same value as what is
1388 * currently configured.
1390 val = inb(p->iobase + offset);
1391 if (offset == UART_IER) {
1398 static int kt_serial_setup(struct serial_private *priv,
1399 const struct pciserial_board *board,
1400 struct uart_8250_port *port, int idx)
1402 port->port.flags |= UPF_BUG_THRE;
1403 port->port.serial_in = kt_serial_in;
1404 port->port.handle_break = kt_handle_break;
1405 return skip_tx_en_setup(priv, board, port, idx);
1408 static int pci_eg20t_init(struct pci_dev *dev)
1410 #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1418 pci_xr17c154_setup(struct serial_private *priv,
1419 const struct pciserial_board *board,
1420 struct uart_8250_port *port, int idx)
1422 port->port.flags |= UPF_EXAR_EFR;
1423 return pci_default_setup(priv, board, port, idx);
1427 pci_xr17v35x_setup(struct serial_private *priv,
1428 const struct pciserial_board *board,
1429 struct uart_8250_port *port, int idx)
1433 p = pci_ioremap_bar(priv->dev, 0);
1437 port->port.flags |= UPF_EXAR_EFR;
1440 * Setup Multipurpose Input/Output pins.
1443 writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
1444 writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
1445 writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
1446 writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
1447 writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
1448 writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
1449 writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
1450 writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
1451 writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
1452 writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
1453 writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
1454 writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
1456 writeb(0x00, p + UART_EXAR_8XMODE);
1457 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1458 writeb(128, p + UART_EXAR_TXTRG);
1459 writeb(128, p + UART_EXAR_RXTRG);
1462 return pci_default_setup(priv, board, port, idx);
1465 #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1466 #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1467 #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1468 #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1471 pci_fastcom335_setup(struct serial_private *priv,
1472 const struct pciserial_board *board,
1473 struct uart_8250_port *port, int idx)
1477 p = pci_ioremap_bar(priv->dev, 0);
1481 port->port.flags |= UPF_EXAR_EFR;
1484 * Setup Multipurpose Input/Output pins.
1487 switch (priv->dev->device) {
1488 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
1489 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
1490 writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
1491 writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
1492 writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
1494 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
1495 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
1496 writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
1497 writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
1498 writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
1501 writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
1502 writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
1503 writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
1505 writeb(0x00, p + UART_EXAR_8XMODE);
1506 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1507 writeb(32, p + UART_EXAR_TXTRG);
1508 writeb(32, p + UART_EXAR_RXTRG);
1511 return pci_default_setup(priv, board, port, idx);
1515 pci_wch_ch353_setup(struct serial_private *priv,
1516 const struct pciserial_board *board,
1517 struct uart_8250_port *port, int idx)
1519 port->port.flags |= UPF_FIXED_TYPE;
1520 port->port.type = PORT_16550A;
1521 return pci_default_setup(priv, board, port, idx);
1524 #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1525 #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1526 #define PCI_DEVICE_ID_OCTPRO 0x0001
1527 #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1528 #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1529 #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1530 #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
1531 #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1532 #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
1533 #define PCI_VENDOR_ID_ADVANTECH 0x13fe
1534 #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
1535 #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
1536 #define PCI_DEVICE_ID_TITAN_200I 0x8028
1537 #define PCI_DEVICE_ID_TITAN_400I 0x8048
1538 #define PCI_DEVICE_ID_TITAN_800I 0x8088
1539 #define PCI_DEVICE_ID_TITAN_800EH 0xA007
1540 #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1541 #define PCI_DEVICE_ID_TITAN_400EH 0xA009
1542 #define PCI_DEVICE_ID_TITAN_100E 0xA010
1543 #define PCI_DEVICE_ID_TITAN_200E 0xA012
1544 #define PCI_DEVICE_ID_TITAN_400E 0xA013
1545 #define PCI_DEVICE_ID_TITAN_800E 0xA014
1546 #define PCI_DEVICE_ID_TITAN_200EI 0xA016
1547 #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
1548 #define PCI_DEVICE_ID_TITAN_200V3 0xA306
1549 #define PCI_DEVICE_ID_TITAN_400V3 0xA310
1550 #define PCI_DEVICE_ID_TITAN_410V3 0xA312
1551 #define PCI_DEVICE_ID_TITAN_800V3 0xA314
1552 #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
1553 #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
1554 #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
1555 #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
1556 #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
1557 #define PCI_VENDOR_ID_WCH 0x4348
1558 #define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
1559 #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1560 #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
1561 #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
1562 #define PCI_VENDOR_ID_AGESTAR 0x5372
1563 #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
1564 #define PCI_VENDOR_ID_ASIX 0x9710
1565 #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
1566 #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
1567 #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
1568 #define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
1570 #define PCI_VENDOR_ID_SUNIX 0x1fd4
1571 #define PCI_DEVICE_ID_SUNIX_1999 0x1999
1574 /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
1575 #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
1576 #define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
1579 * Master list of serial port init/setup/exit quirks.
1580 * This does not describe the general nature of the port.
1581 * (ie, baud base, number and location of ports, etc)
1583 * This list is ordered alphabetically by vendor then device.
1584 * Specific entries must come before more generic entries.
1586 static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
1588 * ADDI-DATA GmbH communication cards <info@addi-data.com>
1591 .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
1592 .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
1593 .subvendor = PCI_ANY_ID,
1594 .subdevice = PCI_ANY_ID,
1595 .setup = addidata_apci7800_setup,
1598 * AFAVLAB cards - these may be called via parport_serial
1599 * It is not clear whether this applies to all products.
1602 .vendor = PCI_VENDOR_ID_AFAVLAB,
1603 .device = PCI_ANY_ID,
1604 .subvendor = PCI_ANY_ID,
1605 .subdevice = PCI_ANY_ID,
1606 .setup = afavlab_setup,
1612 .vendor = PCI_VENDOR_ID_HP,
1613 .device = PCI_DEVICE_ID_HP_DIVA,
1614 .subvendor = PCI_ANY_ID,
1615 .subdevice = PCI_ANY_ID,
1616 .init = pci_hp_diva_init,
1617 .setup = pci_hp_diva_setup,
1623 .vendor = PCI_VENDOR_ID_INTEL,
1624 .device = PCI_DEVICE_ID_INTEL_80960_RP,
1625 .subvendor = 0xe4bf,
1626 .subdevice = PCI_ANY_ID,
1627 .init = pci_inteli960ni_init,
1628 .setup = pci_default_setup,
1631 .vendor = PCI_VENDOR_ID_INTEL,
1632 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
1633 .subvendor = PCI_ANY_ID,
1634 .subdevice = PCI_ANY_ID,
1635 .setup = skip_tx_en_setup,
1638 .vendor = PCI_VENDOR_ID_INTEL,
1639 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
1640 .subvendor = PCI_ANY_ID,
1641 .subdevice = PCI_ANY_ID,
1642 .setup = skip_tx_en_setup,
1645 .vendor = PCI_VENDOR_ID_INTEL,
1646 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
1647 .subvendor = PCI_ANY_ID,
1648 .subdevice = PCI_ANY_ID,
1649 .setup = skip_tx_en_setup,
1652 .vendor = PCI_VENDOR_ID_INTEL,
1653 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
1654 .subvendor = PCI_ANY_ID,
1655 .subdevice = PCI_ANY_ID,
1656 .setup = ce4100_serial_setup,
1659 .vendor = PCI_VENDOR_ID_INTEL,
1660 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
1661 .subvendor = PCI_ANY_ID,
1662 .subdevice = PCI_ANY_ID,
1663 .setup = kt_serial_setup,
1669 .vendor = PCI_VENDOR_ID_ITE,
1670 .device = PCI_DEVICE_ID_ITE_8872,
1671 .subvendor = PCI_ANY_ID,
1672 .subdevice = PCI_ANY_ID,
1673 .init = pci_ite887x_init,
1674 .setup = pci_default_setup,
1675 .exit = pci_ite887x_exit,
1678 * National Instruments
1681 .vendor = PCI_VENDOR_ID_NI,
1682 .device = PCI_DEVICE_ID_NI_PCI23216,
1683 .subvendor = PCI_ANY_ID,
1684 .subdevice = PCI_ANY_ID,
1685 .init = pci_ni8420_init,
1686 .setup = pci_default_setup,
1687 .exit = pci_ni8420_exit,
1690 .vendor = PCI_VENDOR_ID_NI,
1691 .device = PCI_DEVICE_ID_NI_PCI2328,
1692 .subvendor = PCI_ANY_ID,
1693 .subdevice = PCI_ANY_ID,
1694 .init = pci_ni8420_init,
1695 .setup = pci_default_setup,
1696 .exit = pci_ni8420_exit,
1699 .vendor = PCI_VENDOR_ID_NI,
1700 .device = PCI_DEVICE_ID_NI_PCI2324,
1701 .subvendor = PCI_ANY_ID,
1702 .subdevice = PCI_ANY_ID,
1703 .init = pci_ni8420_init,
1704 .setup = pci_default_setup,
1705 .exit = pci_ni8420_exit,
1708 .vendor = PCI_VENDOR_ID_NI,
1709 .device = PCI_DEVICE_ID_NI_PCI2322,
1710 .subvendor = PCI_ANY_ID,
1711 .subdevice = PCI_ANY_ID,
1712 .init = pci_ni8420_init,
1713 .setup = pci_default_setup,
1714 .exit = pci_ni8420_exit,
1717 .vendor = PCI_VENDOR_ID_NI,
1718 .device = PCI_DEVICE_ID_NI_PCI2324I,
1719 .subvendor = PCI_ANY_ID,
1720 .subdevice = PCI_ANY_ID,
1721 .init = pci_ni8420_init,
1722 .setup = pci_default_setup,
1723 .exit = pci_ni8420_exit,
1726 .vendor = PCI_VENDOR_ID_NI,
1727 .device = PCI_DEVICE_ID_NI_PCI2322I,
1728 .subvendor = PCI_ANY_ID,
1729 .subdevice = PCI_ANY_ID,
1730 .init = pci_ni8420_init,
1731 .setup = pci_default_setup,
1732 .exit = pci_ni8420_exit,
1735 .vendor = PCI_VENDOR_ID_NI,
1736 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
1737 .subvendor = PCI_ANY_ID,
1738 .subdevice = PCI_ANY_ID,
1739 .init = pci_ni8420_init,
1740 .setup = pci_default_setup,
1741 .exit = pci_ni8420_exit,
1744 .vendor = PCI_VENDOR_ID_NI,
1745 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
1746 .subvendor = PCI_ANY_ID,
1747 .subdevice = PCI_ANY_ID,
1748 .init = pci_ni8420_init,
1749 .setup = pci_default_setup,
1750 .exit = pci_ni8420_exit,
1753 .vendor = PCI_VENDOR_ID_NI,
1754 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
1755 .subvendor = PCI_ANY_ID,
1756 .subdevice = PCI_ANY_ID,
1757 .init = pci_ni8420_init,
1758 .setup = pci_default_setup,
1759 .exit = pci_ni8420_exit,
1762 .vendor = PCI_VENDOR_ID_NI,
1763 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
1764 .subvendor = PCI_ANY_ID,
1765 .subdevice = PCI_ANY_ID,
1766 .init = pci_ni8420_init,
1767 .setup = pci_default_setup,
1768 .exit = pci_ni8420_exit,
1771 .vendor = PCI_VENDOR_ID_NI,
1772 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
1773 .subvendor = PCI_ANY_ID,
1774 .subdevice = PCI_ANY_ID,
1775 .init = pci_ni8420_init,
1776 .setup = pci_default_setup,
1777 .exit = pci_ni8420_exit,
1780 .vendor = PCI_VENDOR_ID_NI,
1781 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
1782 .subvendor = PCI_ANY_ID,
1783 .subdevice = PCI_ANY_ID,
1784 .init = pci_ni8420_init,
1785 .setup = pci_default_setup,
1786 .exit = pci_ni8420_exit,
1789 .vendor = PCI_VENDOR_ID_NI,
1790 .device = PCI_ANY_ID,
1791 .subvendor = PCI_ANY_ID,
1792 .subdevice = PCI_ANY_ID,
1793 .init = pci_ni8430_init,
1794 .setup = pci_ni8430_setup,
1795 .exit = pci_ni8430_exit,
1799 .vendor = PCI_VENDOR_ID_QUATECH,
1800 .device = PCI_ANY_ID,
1801 .subvendor = PCI_ANY_ID,
1802 .subdevice = PCI_ANY_ID,
1803 .init = pci_quatech_init,
1804 .setup = pci_quatech_setup,
1805 .exit = pci_quatech_exit,
1811 .vendor = PCI_VENDOR_ID_PANACOM,
1812 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
1813 .subvendor = PCI_ANY_ID,
1814 .subdevice = PCI_ANY_ID,
1815 .init = pci_plx9050_init,
1816 .setup = pci_default_setup,
1817 .exit = pci_plx9050_exit,
1820 .vendor = PCI_VENDOR_ID_PANACOM,
1821 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
1822 .subvendor = PCI_ANY_ID,
1823 .subdevice = PCI_ANY_ID,
1824 .init = pci_plx9050_init,
1825 .setup = pci_default_setup,
1826 .exit = pci_plx9050_exit,
1832 .vendor = PCI_VENDOR_ID_PLX,
1833 .device = PCI_DEVICE_ID_PLX_9030,
1834 .subvendor = PCI_SUBVENDOR_ID_PERLE,
1835 .subdevice = PCI_ANY_ID,
1836 .setup = pci_default_setup,
1839 .vendor = PCI_VENDOR_ID_PLX,
1840 .device = PCI_DEVICE_ID_PLX_9050,
1841 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
1842 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
1843 .init = pci_plx9050_init,
1844 .setup = pci_default_setup,
1845 .exit = pci_plx9050_exit,
1848 .vendor = PCI_VENDOR_ID_PLX,
1849 .device = PCI_DEVICE_ID_PLX_9050,
1850 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
1851 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
1852 .init = pci_plx9050_init,
1853 .setup = pci_default_setup,
1854 .exit = pci_plx9050_exit,
1857 .vendor = PCI_VENDOR_ID_PLX,
1858 .device = PCI_DEVICE_ID_PLX_ROMULUS,
1859 .subvendor = PCI_VENDOR_ID_PLX,
1860 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
1861 .init = pci_plx9050_init,
1862 .setup = pci_default_setup,
1863 .exit = pci_plx9050_exit,
1866 * SBS Technologies, Inc., PMC-OCTALPRO 232
1869 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
1870 .device = PCI_DEVICE_ID_OCTPRO,
1871 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
1872 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
1878 * SBS Technologies, Inc., PMC-OCTALPRO 422
1881 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
1882 .device = PCI_DEVICE_ID_OCTPRO,
1883 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
1884 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
1890 * SBS Technologies, Inc., P-Octal 232
1893 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
1894 .device = PCI_DEVICE_ID_OCTPRO,
1895 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
1896 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
1902 * SBS Technologies, Inc., P-Octal 422
1905 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
1906 .device = PCI_DEVICE_ID_OCTPRO,
1907 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
1908 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
1914 * SIIG cards - these may be called via parport_serial
1917 .vendor = PCI_VENDOR_ID_SIIG,
1918 .device = PCI_ANY_ID,
1919 .subvendor = PCI_ANY_ID,
1920 .subdevice = PCI_ANY_ID,
1921 .init = pci_siig_init,
1922 .setup = pci_siig_setup,
1928 .vendor = PCI_VENDOR_ID_TITAN,
1929 .device = PCI_DEVICE_ID_TITAN_400L,
1930 .subvendor = PCI_ANY_ID,
1931 .subdevice = PCI_ANY_ID,
1932 .setup = titan_400l_800l_setup,
1935 .vendor = PCI_VENDOR_ID_TITAN,
1936 .device = PCI_DEVICE_ID_TITAN_800L,
1937 .subvendor = PCI_ANY_ID,
1938 .subdevice = PCI_ANY_ID,
1939 .setup = titan_400l_800l_setup,
1945 .vendor = PCI_VENDOR_ID_TIMEDIA,
1946 .device = PCI_DEVICE_ID_TIMEDIA_1889,
1947 .subvendor = PCI_VENDOR_ID_TIMEDIA,
1948 .subdevice = PCI_ANY_ID,
1949 .probe = pci_timedia_probe,
1950 .init = pci_timedia_init,
1951 .setup = pci_timedia_setup,
1954 .vendor = PCI_VENDOR_ID_TIMEDIA,
1955 .device = PCI_ANY_ID,
1956 .subvendor = PCI_ANY_ID,
1957 .subdevice = PCI_ANY_ID,
1958 .setup = pci_timedia_setup,
1961 * SUNIX (Timedia) cards
1962 * Do not "probe" for these cards as there is at least one combination
1963 * card that should be handled by parport_pc that doesn't match the
1964 * rule in pci_timedia_probe.
1965 * It is part number is MIO5079A but its subdevice ID is 0x0102.
1966 * There are some boards with part number SER5037AL that report
1967 * subdevice ID 0x0002.
1970 .vendor = PCI_VENDOR_ID_SUNIX,
1971 .device = PCI_DEVICE_ID_SUNIX_1999,
1972 .subvendor = PCI_VENDOR_ID_SUNIX,
1973 .subdevice = PCI_ANY_ID,
1974 .init = pci_timedia_init,
1975 .setup = pci_timedia_setup,
1981 .vendor = PCI_VENDOR_ID_EXAR,
1982 .device = PCI_DEVICE_ID_EXAR_XR17C152,
1983 .subvendor = PCI_ANY_ID,
1984 .subdevice = PCI_ANY_ID,
1985 .setup = pci_xr17c154_setup,
1988 .vendor = PCI_VENDOR_ID_EXAR,
1989 .device = PCI_DEVICE_ID_EXAR_XR17C154,
1990 .subvendor = PCI_ANY_ID,
1991 .subdevice = PCI_ANY_ID,
1992 .setup = pci_xr17c154_setup,
1995 .vendor = PCI_VENDOR_ID_EXAR,
1996 .device = PCI_DEVICE_ID_EXAR_XR17C158,
1997 .subvendor = PCI_ANY_ID,
1998 .subdevice = PCI_ANY_ID,
1999 .setup = pci_xr17c154_setup,
2002 .vendor = PCI_VENDOR_ID_EXAR,
2003 .device = PCI_DEVICE_ID_EXAR_XR17V352,
2004 .subvendor = PCI_ANY_ID,
2005 .subdevice = PCI_ANY_ID,
2006 .setup = pci_xr17v35x_setup,
2009 .vendor = PCI_VENDOR_ID_EXAR,
2010 .device = PCI_DEVICE_ID_EXAR_XR17V354,
2011 .subvendor = PCI_ANY_ID,
2012 .subdevice = PCI_ANY_ID,
2013 .setup = pci_xr17v35x_setup,
2016 .vendor = PCI_VENDOR_ID_EXAR,
2017 .device = PCI_DEVICE_ID_EXAR_XR17V358,
2018 .subvendor = PCI_ANY_ID,
2019 .subdevice = PCI_ANY_ID,
2020 .setup = pci_xr17v35x_setup,
2026 .vendor = PCI_VENDOR_ID_XIRCOM,
2027 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2028 .subvendor = PCI_ANY_ID,
2029 .subdevice = PCI_ANY_ID,
2030 .init = pci_xircom_init,
2031 .setup = pci_default_setup,
2034 * Netmos cards - these may be called via parport_serial
2037 .vendor = PCI_VENDOR_ID_NETMOS,
2038 .device = PCI_ANY_ID,
2039 .subvendor = PCI_ANY_ID,
2040 .subdevice = PCI_ANY_ID,
2041 .init = pci_netmos_init,
2042 .setup = pci_netmos_9900_setup,
2045 * For Oxford Semiconductor Tornado based devices
2048 .vendor = PCI_VENDOR_ID_OXSEMI,
2049 .device = PCI_ANY_ID,
2050 .subvendor = PCI_ANY_ID,
2051 .subdevice = PCI_ANY_ID,
2052 .init = pci_oxsemi_tornado_init,
2053 .setup = pci_default_setup,
2056 .vendor = PCI_VENDOR_ID_MAINPINE,
2057 .device = PCI_ANY_ID,
2058 .subvendor = PCI_ANY_ID,
2059 .subdevice = PCI_ANY_ID,
2060 .init = pci_oxsemi_tornado_init,
2061 .setup = pci_default_setup,
2064 .vendor = PCI_VENDOR_ID_DIGI,
2065 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2066 .subvendor = PCI_SUBVENDOR_ID_IBM,
2067 .subdevice = PCI_ANY_ID,
2068 .init = pci_oxsemi_tornado_init,
2069 .setup = pci_default_setup,
2072 .vendor = PCI_VENDOR_ID_INTEL,
2074 .subvendor = PCI_ANY_ID,
2075 .subdevice = PCI_ANY_ID,
2076 .init = pci_eg20t_init,
2077 .setup = pci_default_setup,
2080 .vendor = PCI_VENDOR_ID_INTEL,
2082 .subvendor = PCI_ANY_ID,
2083 .subdevice = PCI_ANY_ID,
2084 .init = pci_eg20t_init,
2085 .setup = pci_default_setup,
2088 .vendor = PCI_VENDOR_ID_INTEL,
2090 .subvendor = PCI_ANY_ID,
2091 .subdevice = PCI_ANY_ID,
2092 .init = pci_eg20t_init,
2093 .setup = pci_default_setup,
2096 .vendor = PCI_VENDOR_ID_INTEL,
2098 .subvendor = PCI_ANY_ID,
2099 .subdevice = PCI_ANY_ID,
2100 .init = pci_eg20t_init,
2101 .setup = pci_default_setup,
2106 .subvendor = PCI_ANY_ID,
2107 .subdevice = PCI_ANY_ID,
2108 .init = pci_eg20t_init,
2109 .setup = pci_default_setup,
2114 .subvendor = PCI_ANY_ID,
2115 .subdevice = PCI_ANY_ID,
2116 .init = pci_eg20t_init,
2117 .setup = pci_default_setup,
2122 .subvendor = PCI_ANY_ID,
2123 .subdevice = PCI_ANY_ID,
2124 .init = pci_eg20t_init,
2125 .setup = pci_default_setup,
2130 .subvendor = PCI_ANY_ID,
2131 .subdevice = PCI_ANY_ID,
2132 .init = pci_eg20t_init,
2133 .setup = pci_default_setup,
2138 .subvendor = PCI_ANY_ID,
2139 .subdevice = PCI_ANY_ID,
2140 .init = pci_eg20t_init,
2141 .setup = pci_default_setup,
2144 * Cronyx Omega PCI (PLX-chip based)
2147 .vendor = PCI_VENDOR_ID_PLX,
2148 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2149 .subvendor = PCI_ANY_ID,
2150 .subdevice = PCI_ANY_ID,
2151 .setup = pci_omegapci_setup,
2153 /* WCH CH353 2S1P card (16550 clone) */
2155 .vendor = PCI_VENDOR_ID_WCH,
2156 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2157 .subvendor = PCI_ANY_ID,
2158 .subdevice = PCI_ANY_ID,
2159 .setup = pci_wch_ch353_setup,
2161 /* WCH CH353 4S card (16550 clone) */
2163 .vendor = PCI_VENDOR_ID_WCH,
2164 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2165 .subvendor = PCI_ANY_ID,
2166 .subdevice = PCI_ANY_ID,
2167 .setup = pci_wch_ch353_setup,
2169 /* WCH CH353 2S1PF card (16550 clone) */
2171 .vendor = PCI_VENDOR_ID_WCH,
2172 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2173 .subvendor = PCI_ANY_ID,
2174 .subdevice = PCI_ANY_ID,
2175 .setup = pci_wch_ch353_setup,
2177 /* WCH CH352 2S card (16550 clone) */
2179 .vendor = PCI_VENDOR_ID_WCH,
2180 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2181 .subvendor = PCI_ANY_ID,
2182 .subdevice = PCI_ANY_ID,
2183 .setup = pci_wch_ch353_setup,
2186 * ASIX devices with FIFO bug
2189 .vendor = PCI_VENDOR_ID_ASIX,
2190 .device = PCI_ANY_ID,
2191 .subvendor = PCI_ANY_ID,
2192 .subdevice = PCI_ANY_ID,
2193 .setup = pci_asix_setup,
2196 * Commtech, Inc. Fastcom adapters
2200 .vendor = PCI_VENDOR_ID_COMMTECH,
2201 .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
2202 .subvendor = PCI_ANY_ID,
2203 .subdevice = PCI_ANY_ID,
2204 .setup = pci_fastcom335_setup,
2207 .vendor = PCI_VENDOR_ID_COMMTECH,
2208 .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
2209 .subvendor = PCI_ANY_ID,
2210 .subdevice = PCI_ANY_ID,
2211 .setup = pci_fastcom335_setup,
2214 .vendor = PCI_VENDOR_ID_COMMTECH,
2215 .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
2216 .subvendor = PCI_ANY_ID,
2217 .subdevice = PCI_ANY_ID,
2218 .setup = pci_fastcom335_setup,
2221 .vendor = PCI_VENDOR_ID_COMMTECH,
2222 .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
2223 .subvendor = PCI_ANY_ID,
2224 .subdevice = PCI_ANY_ID,
2225 .setup = pci_fastcom335_setup,
2228 .vendor = PCI_VENDOR_ID_COMMTECH,
2229 .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
2230 .subvendor = PCI_ANY_ID,
2231 .subdevice = PCI_ANY_ID,
2232 .setup = pci_xr17v35x_setup,
2235 .vendor = PCI_VENDOR_ID_COMMTECH,
2236 .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
2237 .subvendor = PCI_ANY_ID,
2238 .subdevice = PCI_ANY_ID,
2239 .setup = pci_xr17v35x_setup,
2242 .vendor = PCI_VENDOR_ID_COMMTECH,
2243 .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
2244 .subvendor = PCI_ANY_ID,
2245 .subdevice = PCI_ANY_ID,
2246 .setup = pci_xr17v35x_setup,
2249 * Broadcom TruManage (NetXtreme)
2252 .vendor = PCI_VENDOR_ID_BROADCOM,
2253 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2254 .subvendor = PCI_ANY_ID,
2255 .subdevice = PCI_ANY_ID,
2256 .setup = pci_brcm_trumanage_setup,
2260 * Default "match everything" terminator entry
2263 .vendor = PCI_ANY_ID,
2264 .device = PCI_ANY_ID,
2265 .subvendor = PCI_ANY_ID,
2266 .subdevice = PCI_ANY_ID,
2267 .setup = pci_default_setup,
2271 static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2273 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2276 static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2278 struct pci_serial_quirk *quirk;
2280 for (quirk = pci_serial_quirks; ; quirk++)
2281 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2282 quirk_id_matches(quirk->device, dev->device) &&
2283 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2284 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
2289 static inline int get_pci_irq(struct pci_dev *dev,
2290 const struct pciserial_board *board)
2292 if (board->flags & FL_NOIRQ)
2299 * This is the configuration table for all of the PCI serial boards
2300 * which we support. It is directly indexed by the pci_board_num_t enum
2301 * value, which is encoded in the pci_device_id PCI probe table's
2302 * driver_data member.
2304 * The makeup of these names are:
2305 * pbn_bn{_bt}_n_baud{_offsetinhex}
2307 * bn = PCI BAR number
2308 * bt = Index using PCI BARs
2309 * n = number of serial ports
2311 * offsetinhex = offset for each sequential port (in hex)
2313 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
2315 * Please note: in theory if n = 1, _bt infix should make no difference.
2316 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2318 enum pci_board_num_t {
2335 pbn_b0_2_1152000_200,
2336 pbn_b0_4_1152000_200,
2337 pbn_b0_8_1152000_200,
2342 pbn_b0_2_1843200_200,
2343 pbn_b0_4_1843200_200,
2344 pbn_b0_8_1843200_200,
2418 * Board-specific versions.
2425 pbn_oxsemi_1_4000000,
2426 pbn_oxsemi_2_4000000,
2427 pbn_oxsemi_4_4000000,
2428 pbn_oxsemi_8_4000000,
2441 pbn_exar_ibm_saturn,
2447 pbn_ADDIDATA_PCIe_1_3906250,
2448 pbn_ADDIDATA_PCIe_2_3906250,
2449 pbn_ADDIDATA_PCIe_4_3906250,
2450 pbn_ADDIDATA_PCIe_8_3906250,
2451 pbn_ce4100_1_115200,
2453 pbn_NETMOS9900_2s_115200,
2458 * uart_offset - the space between channels
2459 * reg_shift - describes how the UART registers are mapped
2460 * to PCI memory by the card.
2461 * For example IER register on SBS, Inc. PMC-OctPro is located at
2462 * offset 0x10 from the UART base, while UART_IER is defined as 1
2463 * in include/linux/serial_reg.h,
2464 * see first lines of serial_in() and serial_out() in 8250.c
2467 static struct pciserial_board pci_boards[] = {
2471 .base_baud = 115200,
2474 [pbn_b0_1_115200] = {
2477 .base_baud = 115200,
2480 [pbn_b0_2_115200] = {
2483 .base_baud = 115200,
2486 [pbn_b0_4_115200] = {
2489 .base_baud = 115200,
2492 [pbn_b0_5_115200] = {
2495 .base_baud = 115200,
2498 [pbn_b0_8_115200] = {
2501 .base_baud = 115200,
2504 [pbn_b0_1_921600] = {
2507 .base_baud = 921600,
2510 [pbn_b0_2_921600] = {
2513 .base_baud = 921600,
2516 [pbn_b0_4_921600] = {
2519 .base_baud = 921600,
2523 [pbn_b0_2_1130000] = {
2526 .base_baud = 1130000,
2530 [pbn_b0_4_1152000] = {
2533 .base_baud = 1152000,
2537 [pbn_b0_2_1152000_200] = {
2540 .base_baud = 1152000,
2541 .uart_offset = 0x200,
2544 [pbn_b0_4_1152000_200] = {
2547 .base_baud = 1152000,
2548 .uart_offset = 0x200,
2551 [pbn_b0_8_1152000_200] = {
2554 .base_baud = 1152000,
2555 .uart_offset = 0x200,
2558 [pbn_b0_2_1843200] = {
2561 .base_baud = 1843200,
2564 [pbn_b0_4_1843200] = {
2567 .base_baud = 1843200,
2571 [pbn_b0_2_1843200_200] = {
2574 .base_baud = 1843200,
2575 .uart_offset = 0x200,
2577 [pbn_b0_4_1843200_200] = {
2580 .base_baud = 1843200,
2581 .uart_offset = 0x200,
2583 [pbn_b0_8_1843200_200] = {
2586 .base_baud = 1843200,
2587 .uart_offset = 0x200,
2589 [pbn_b0_1_4000000] = {
2592 .base_baud = 4000000,
2596 [pbn_b0_bt_1_115200] = {
2597 .flags = FL_BASE0|FL_BASE_BARS,
2599 .base_baud = 115200,
2602 [pbn_b0_bt_2_115200] = {
2603 .flags = FL_BASE0|FL_BASE_BARS,
2605 .base_baud = 115200,
2608 [pbn_b0_bt_4_115200] = {
2609 .flags = FL_BASE0|FL_BASE_BARS,
2611 .base_baud = 115200,
2614 [pbn_b0_bt_8_115200] = {
2615 .flags = FL_BASE0|FL_BASE_BARS,
2617 .base_baud = 115200,
2621 [pbn_b0_bt_1_460800] = {
2622 .flags = FL_BASE0|FL_BASE_BARS,
2624 .base_baud = 460800,
2627 [pbn_b0_bt_2_460800] = {
2628 .flags = FL_BASE0|FL_BASE_BARS,
2630 .base_baud = 460800,
2633 [pbn_b0_bt_4_460800] = {
2634 .flags = FL_BASE0|FL_BASE_BARS,
2636 .base_baud = 460800,
2640 [pbn_b0_bt_1_921600] = {
2641 .flags = FL_BASE0|FL_BASE_BARS,
2643 .base_baud = 921600,
2646 [pbn_b0_bt_2_921600] = {
2647 .flags = FL_BASE0|FL_BASE_BARS,
2649 .base_baud = 921600,
2652 [pbn_b0_bt_4_921600] = {
2653 .flags = FL_BASE0|FL_BASE_BARS,
2655 .base_baud = 921600,
2658 [pbn_b0_bt_8_921600] = {
2659 .flags = FL_BASE0|FL_BASE_BARS,
2661 .base_baud = 921600,
2665 [pbn_b1_1_115200] = {
2668 .base_baud = 115200,
2671 [pbn_b1_2_115200] = {
2674 .base_baud = 115200,
2677 [pbn_b1_4_115200] = {
2680 .base_baud = 115200,
2683 [pbn_b1_8_115200] = {
2686 .base_baud = 115200,
2689 [pbn_b1_16_115200] = {
2692 .base_baud = 115200,
2696 [pbn_b1_1_921600] = {
2699 .base_baud = 921600,
2702 [pbn_b1_2_921600] = {
2705 .base_baud = 921600,
2708 [pbn_b1_4_921600] = {
2711 .base_baud = 921600,
2714 [pbn_b1_8_921600] = {
2717 .base_baud = 921600,
2720 [pbn_b1_2_1250000] = {
2723 .base_baud = 1250000,
2727 [pbn_b1_bt_1_115200] = {
2728 .flags = FL_BASE1|FL_BASE_BARS,
2730 .base_baud = 115200,
2733 [pbn_b1_bt_2_115200] = {
2734 .flags = FL_BASE1|FL_BASE_BARS,
2736 .base_baud = 115200,
2739 [pbn_b1_bt_4_115200] = {
2740 .flags = FL_BASE1|FL_BASE_BARS,
2742 .base_baud = 115200,
2746 [pbn_b1_bt_2_921600] = {
2747 .flags = FL_BASE1|FL_BASE_BARS,
2749 .base_baud = 921600,
2753 [pbn_b1_1_1382400] = {
2756 .base_baud = 1382400,
2759 [pbn_b1_2_1382400] = {
2762 .base_baud = 1382400,
2765 [pbn_b1_4_1382400] = {
2768 .base_baud = 1382400,
2771 [pbn_b1_8_1382400] = {
2774 .base_baud = 1382400,
2778 [pbn_b2_1_115200] = {
2781 .base_baud = 115200,
2784 [pbn_b2_2_115200] = {
2787 .base_baud = 115200,
2790 [pbn_b2_4_115200] = {
2793 .base_baud = 115200,
2796 [pbn_b2_8_115200] = {
2799 .base_baud = 115200,
2803 [pbn_b2_1_460800] = {
2806 .base_baud = 460800,
2809 [pbn_b2_4_460800] = {
2812 .base_baud = 460800,
2815 [pbn_b2_8_460800] = {
2818 .base_baud = 460800,
2821 [pbn_b2_16_460800] = {
2824 .base_baud = 460800,
2828 [pbn_b2_1_921600] = {
2831 .base_baud = 921600,
2834 [pbn_b2_4_921600] = {
2837 .base_baud = 921600,
2840 [pbn_b2_8_921600] = {
2843 .base_baud = 921600,
2847 [pbn_b2_8_1152000] = {
2850 .base_baud = 1152000,
2854 [pbn_b2_bt_1_115200] = {
2855 .flags = FL_BASE2|FL_BASE_BARS,
2857 .base_baud = 115200,
2860 [pbn_b2_bt_2_115200] = {
2861 .flags = FL_BASE2|FL_BASE_BARS,
2863 .base_baud = 115200,
2866 [pbn_b2_bt_4_115200] = {
2867 .flags = FL_BASE2|FL_BASE_BARS,
2869 .base_baud = 115200,
2873 [pbn_b2_bt_2_921600] = {
2874 .flags = FL_BASE2|FL_BASE_BARS,
2876 .base_baud = 921600,
2879 [pbn_b2_bt_4_921600] = {
2880 .flags = FL_BASE2|FL_BASE_BARS,
2882 .base_baud = 921600,
2886 [pbn_b3_2_115200] = {
2889 .base_baud = 115200,
2892 [pbn_b3_4_115200] = {
2895 .base_baud = 115200,
2898 [pbn_b3_8_115200] = {
2901 .base_baud = 115200,
2905 [pbn_b4_bt_2_921600] = {
2908 .base_baud = 921600,
2911 [pbn_b4_bt_4_921600] = {
2914 .base_baud = 921600,
2917 [pbn_b4_bt_8_921600] = {
2920 .base_baud = 921600,
2925 * Entries following this are board-specific.
2934 .base_baud = 921600,
2935 .uart_offset = 0x400,
2939 .flags = FL_BASE2|FL_BASE_BARS,
2941 .base_baud = 921600,
2942 .uart_offset = 0x400,
2946 .flags = FL_BASE2|FL_BASE_BARS,
2948 .base_baud = 921600,
2949 .uart_offset = 0x400,
2953 /* I think this entry is broken - the first_offset looks wrong --rmk */
2954 [pbn_plx_romulus] = {
2957 .base_baud = 921600,
2958 .uart_offset = 8 << 2,
2960 .first_offset = 0x03,
2964 * This board uses the size of PCI Base region 0 to
2965 * signal now many ports are available
2968 .flags = FL_BASE0|FL_REGION_SZ_CAP,
2970 .base_baud = 115200,
2973 [pbn_oxsemi_1_4000000] = {
2976 .base_baud = 4000000,
2977 .uart_offset = 0x200,
2978 .first_offset = 0x1000,
2980 [pbn_oxsemi_2_4000000] = {
2983 .base_baud = 4000000,
2984 .uart_offset = 0x200,
2985 .first_offset = 0x1000,
2987 [pbn_oxsemi_4_4000000] = {
2990 .base_baud = 4000000,
2991 .uart_offset = 0x200,
2992 .first_offset = 0x1000,
2994 [pbn_oxsemi_8_4000000] = {
2997 .base_baud = 4000000,
2998 .uart_offset = 0x200,
2999 .first_offset = 0x1000,
3004 * EKF addition for i960 Boards form EKF with serial port.
3007 [pbn_intel_i960] = {
3010 .base_baud = 921600,
3011 .uart_offset = 8 << 2,
3013 .first_offset = 0x10000,
3016 .flags = FL_BASE0|FL_NOIRQ,
3018 .base_baud = 458333,
3021 .first_offset = 0x20178,
3025 * Computone - uses IOMEM.
3027 [pbn_computone_4] = {
3030 .base_baud = 921600,
3031 .uart_offset = 0x40,
3033 .first_offset = 0x200,
3035 [pbn_computone_6] = {
3038 .base_baud = 921600,
3039 .uart_offset = 0x40,
3041 .first_offset = 0x200,
3043 [pbn_computone_8] = {
3046 .base_baud = 921600,
3047 .uart_offset = 0x40,
3049 .first_offset = 0x200,
3054 .base_baud = 460800,
3059 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
3060 * Only basic 16550A support.
3061 * XR17C15[24] are not tested, but they should work.
3063 [pbn_exar_XR17C152] = {
3066 .base_baud = 921600,
3067 .uart_offset = 0x200,
3069 [pbn_exar_XR17C154] = {
3072 .base_baud = 921600,
3073 .uart_offset = 0x200,
3075 [pbn_exar_XR17C158] = {
3078 .base_baud = 921600,
3079 .uart_offset = 0x200,
3081 [pbn_exar_XR17V352] = {
3084 .base_baud = 7812500,
3085 .uart_offset = 0x400,
3089 [pbn_exar_XR17V354] = {
3092 .base_baud = 7812500,
3093 .uart_offset = 0x400,
3097 [pbn_exar_XR17V358] = {
3100 .base_baud = 7812500,
3101 .uart_offset = 0x400,
3105 [pbn_exar_ibm_saturn] = {
3108 .base_baud = 921600,
3109 .uart_offset = 0x200,
3113 * PA Semi PWRficient PA6T-1682M on-chip UART
3115 [pbn_pasemi_1682M] = {
3118 .base_baud = 8333333,
3121 * National Instruments 843x
3126 .base_baud = 3686400,
3127 .uart_offset = 0x10,
3128 .first_offset = 0x800,
3133 .base_baud = 3686400,
3134 .uart_offset = 0x10,
3135 .first_offset = 0x800,
3140 .base_baud = 3686400,
3141 .uart_offset = 0x10,
3142 .first_offset = 0x800,
3147 .base_baud = 3686400,
3148 .uart_offset = 0x10,
3149 .first_offset = 0x800,
3152 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3154 [pbn_ADDIDATA_PCIe_1_3906250] = {
3157 .base_baud = 3906250,
3158 .uart_offset = 0x200,
3159 .first_offset = 0x1000,
3161 [pbn_ADDIDATA_PCIe_2_3906250] = {
3164 .base_baud = 3906250,
3165 .uart_offset = 0x200,
3166 .first_offset = 0x1000,
3168 [pbn_ADDIDATA_PCIe_4_3906250] = {
3171 .base_baud = 3906250,
3172 .uart_offset = 0x200,
3173 .first_offset = 0x1000,
3175 [pbn_ADDIDATA_PCIe_8_3906250] = {
3178 .base_baud = 3906250,
3179 .uart_offset = 0x200,
3180 .first_offset = 0x1000,
3182 [pbn_ce4100_1_115200] = {
3183 .flags = FL_BASE_BARS,
3185 .base_baud = 921600,
3191 .base_baud = 115200,
3192 .uart_offset = 0x200,
3194 [pbn_NETMOS9900_2s_115200] = {
3197 .base_baud = 115200,
3199 [pbn_brcm_trumanage] = {
3203 .base_baud = 115200,
3207 static const struct pci_device_id blacklist[] = {
3209 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
3210 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3211 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
3213 /* multi-io cards handled by parport_serial */
3214 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
3218 * Given a complete unknown PCI device, try to use some heuristics to
3219 * guess what the configuration might be, based on the pitiful PCI
3220 * serial specs. Returns 0 on success, 1 on failure.
3223 serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
3225 const struct pci_device_id *bldev;
3226 int num_iomem, num_port, first_port = -1, i;
3229 * If it is not a communications device or the programming
3230 * interface is greater than 6, give up.
3232 * (Should we try to make guesses for multiport serial devices
3235 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3236 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3237 (dev->class & 0xff) > 6)
3241 * Do not access blacklisted devices that are known not to
3242 * feature serial ports or are handled by other modules.
3244 for (bldev = blacklist;
3245 bldev < blacklist + ARRAY_SIZE(blacklist);
3247 if (dev->vendor == bldev->vendor &&
3248 dev->device == bldev->device)
3252 num_iomem = num_port = 0;
3253 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3254 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3256 if (first_port == -1)
3259 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3264 * If there is 1 or 0 iomem regions, and exactly one port,
3265 * use it. We guess the number of ports based on the IO
3268 if (num_iomem <= 1 && num_port == 1) {
3269 board->flags = first_port;
3270 board->num_ports = pci_resource_len(dev, first_port) / 8;
3275 * Now guess if we've got a board which indexes by BARs.
3276 * Each IO BAR should be 8 bytes, and they should follow
3281 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3282 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3283 pci_resource_len(dev, i) == 8 &&
3284 (first_port == -1 || (first_port + num_port) == i)) {
3286 if (first_port == -1)
3292 board->flags = first_port | FL_BASE_BARS;
3293 board->num_ports = num_port;
3301 serial_pci_matches(const struct pciserial_board *board,
3302 const struct pciserial_board *guessed)
3305 board->num_ports == guessed->num_ports &&
3306 board->base_baud == guessed->base_baud &&
3307 board->uart_offset == guessed->uart_offset &&
3308 board->reg_shift == guessed->reg_shift &&
3309 board->first_offset == guessed->first_offset;
3312 struct serial_private *
3313 pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
3315 struct uart_8250_port uart;
3316 struct serial_private *priv;
3317 struct pci_serial_quirk *quirk;
3318 int rc, nr_ports, i;
3320 nr_ports = board->num_ports;
3323 * Find an init and setup quirks.
3325 quirk = find_quirk(dev);
3328 * Run the new-style initialization function.
3329 * The initialization function returns:
3331 * 0 - use board->num_ports
3332 * >0 - number of ports
3335 rc = quirk->init(dev);
3344 priv = kzalloc(sizeof(struct serial_private) +
3345 sizeof(unsigned int) * nr_ports,
3348 priv = ERR_PTR(-ENOMEM);
3353 priv->quirk = quirk;
3355 memset(&uart, 0, sizeof(uart));
3356 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
3357 uart.port.uartclk = board->base_baud * 16;
3358 uart.port.irq = get_pci_irq(dev, board);
3359 uart.port.dev = &dev->dev;
3361 for (i = 0; i < nr_ports; i++) {
3362 if (quirk->setup(priv, board, &uart, i))
3365 #ifdef SERIAL_DEBUG_PCI
3366 printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
3367 uart.port.iobase, uart.port.irq, uart.port.iotype);
3370 priv->line[i] = serial8250_register_8250_port(&uart);
3371 if (priv->line[i] < 0) {
3372 printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
3385 EXPORT_SYMBOL_GPL(pciserial_init_ports);
3387 void pciserial_remove_ports(struct serial_private *priv)
3389 struct pci_serial_quirk *quirk;
3392 for (i = 0; i < priv->nr; i++)
3393 serial8250_unregister_port(priv->line[i]);
3395 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3396 if (priv->remapped_bar[i])
3397 iounmap(priv->remapped_bar[i]);
3398 priv->remapped_bar[i] = NULL;
3402 * Find the exit quirks.
3404 quirk = find_quirk(priv->dev);
3406 quirk->exit(priv->dev);
3410 EXPORT_SYMBOL_GPL(pciserial_remove_ports);
3412 void pciserial_suspend_ports(struct serial_private *priv)
3416 for (i = 0; i < priv->nr; i++)
3417 if (priv->line[i] >= 0)
3418 serial8250_suspend_port(priv->line[i]);
3421 * Ensure that every init quirk is properly torn down
3423 if (priv->quirk->exit)
3424 priv->quirk->exit(priv->dev);
3426 EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
3428 void pciserial_resume_ports(struct serial_private *priv)
3433 * Ensure that the board is correctly configured.
3435 if (priv->quirk->init)
3436 priv->quirk->init(priv->dev);
3438 for (i = 0; i < priv->nr; i++)
3439 if (priv->line[i] >= 0)
3440 serial8250_resume_port(priv->line[i]);
3442 EXPORT_SYMBOL_GPL(pciserial_resume_ports);
3445 * Probe one serial board. Unfortunately, there is no rhyme nor reason
3446 * to the arrangement of serial ports on a PCI card.
3449 pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
3451 struct pci_serial_quirk *quirk;
3452 struct serial_private *priv;
3453 const struct pciserial_board *board;
3454 struct pciserial_board tmp;
3457 quirk = find_quirk(dev);
3459 rc = quirk->probe(dev);
3464 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
3465 printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
3470 board = &pci_boards[ent->driver_data];
3472 rc = pci_enable_device(dev);
3473 pci_save_state(dev);
3477 if (ent->driver_data == pbn_default) {
3479 * Use a copy of the pci_board entry for this;
3480 * avoid changing entries in the table.
3482 memcpy(&tmp, board, sizeof(struct pciserial_board));
3486 * We matched one of our class entries. Try to
3487 * determine the parameters of this board.
3489 rc = serial_pci_guess_board(dev, &tmp);
3494 * We matched an explicit entry. If we are able to
3495 * detect this boards settings with our heuristic,
3496 * then we no longer need this entry.
3498 memcpy(&tmp, &pci_boards[pbn_default],
3499 sizeof(struct pciserial_board));
3500 rc = serial_pci_guess_board(dev, &tmp);
3501 if (rc == 0 && serial_pci_matches(board, &tmp))
3502 moan_device("Redundant entry in serial pci_table.",
3506 priv = pciserial_init_ports(dev, board);
3507 if (!IS_ERR(priv)) {
3508 pci_set_drvdata(dev, priv);
3515 pci_disable_device(dev);
3519 static void pciserial_remove_one(struct pci_dev *dev)
3521 struct serial_private *priv = pci_get_drvdata(dev);
3523 pci_set_drvdata(dev, NULL);
3525 pciserial_remove_ports(priv);
3527 pci_disable_device(dev);
3531 static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
3533 struct serial_private *priv = pci_get_drvdata(dev);
3536 pciserial_suspend_ports(priv);
3538 pci_save_state(dev);
3539 pci_set_power_state(dev, pci_choose_state(dev, state));
3543 static int pciserial_resume_one(struct pci_dev *dev)
3546 struct serial_private *priv = pci_get_drvdata(dev);
3548 pci_set_power_state(dev, PCI_D0);
3549 pci_restore_state(dev);
3553 * The device may have been disabled. Re-enable it.
3555 err = pci_enable_device(dev);
3556 /* FIXME: We cannot simply error out here */
3558 printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
3559 pciserial_resume_ports(priv);
3565 static struct pci_device_id serial_pci_tbl[] = {
3566 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
3567 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
3568 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
3570 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
3571 PCI_SUBVENDOR_ID_CONNECT_TECH,
3572 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
3574 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
3575 PCI_SUBVENDOR_ID_CONNECT_TECH,
3576 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
3578 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
3579 PCI_SUBVENDOR_ID_CONNECT_TECH,
3580 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
3582 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3583 PCI_SUBVENDOR_ID_CONNECT_TECH,
3584 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
3586 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3587 PCI_SUBVENDOR_ID_CONNECT_TECH,
3588 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
3590 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3591 PCI_SUBVENDOR_ID_CONNECT_TECH,
3592 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
3594 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3595 PCI_SUBVENDOR_ID_CONNECT_TECH,
3596 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
3598 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3599 PCI_SUBVENDOR_ID_CONNECT_TECH,
3600 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
3602 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3603 PCI_SUBVENDOR_ID_CONNECT_TECH,
3604 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
3606 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3607 PCI_SUBVENDOR_ID_CONNECT_TECH,
3608 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
3610 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3611 PCI_SUBVENDOR_ID_CONNECT_TECH,
3612 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
3614 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3615 PCI_SUBVENDOR_ID_CONNECT_TECH,
3616 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
3618 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3619 PCI_SUBVENDOR_ID_CONNECT_TECH,
3620 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
3622 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3623 PCI_SUBVENDOR_ID_CONNECT_TECH,
3624 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
3626 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3627 PCI_SUBVENDOR_ID_CONNECT_TECH,
3628 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
3630 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3631 PCI_SUBVENDOR_ID_CONNECT_TECH,
3632 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
3634 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3635 PCI_SUBVENDOR_ID_CONNECT_TECH,
3636 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
3638 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3639 PCI_VENDOR_ID_AFAVLAB,
3640 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
3642 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
3643 PCI_SUBVENDOR_ID_CONNECT_TECH,
3644 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
3645 pbn_b0_2_1843200_200 },
3646 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
3647 PCI_SUBVENDOR_ID_CONNECT_TECH,
3648 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
3649 pbn_b0_4_1843200_200 },
3650 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
3651 PCI_SUBVENDOR_ID_CONNECT_TECH,
3652 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
3653 pbn_b0_8_1843200_200 },
3654 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
3655 PCI_SUBVENDOR_ID_CONNECT_TECH,
3656 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
3657 pbn_b0_2_1843200_200 },
3658 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
3659 PCI_SUBVENDOR_ID_CONNECT_TECH,
3660 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
3661 pbn_b0_4_1843200_200 },
3662 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
3663 PCI_SUBVENDOR_ID_CONNECT_TECH,
3664 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
3665 pbn_b0_8_1843200_200 },
3666 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
3667 PCI_SUBVENDOR_ID_CONNECT_TECH,
3668 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
3669 pbn_b0_2_1843200_200 },
3670 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
3671 PCI_SUBVENDOR_ID_CONNECT_TECH,
3672 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
3673 pbn_b0_4_1843200_200 },
3674 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
3675 PCI_SUBVENDOR_ID_CONNECT_TECH,
3676 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
3677 pbn_b0_8_1843200_200 },
3678 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
3679 PCI_SUBVENDOR_ID_CONNECT_TECH,
3680 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
3681 pbn_b0_2_1843200_200 },
3682 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
3683 PCI_SUBVENDOR_ID_CONNECT_TECH,
3684 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
3685 pbn_b0_4_1843200_200 },
3686 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
3687 PCI_SUBVENDOR_ID_CONNECT_TECH,
3688 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
3689 pbn_b0_8_1843200_200 },
3690 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
3691 PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
3692 0, 0, pbn_exar_ibm_saturn },
3694 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
3695 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3696 pbn_b2_bt_1_115200 },
3697 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
3698 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3699 pbn_b2_bt_2_115200 },
3700 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
3701 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3702 pbn_b2_bt_4_115200 },
3703 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
3704 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3705 pbn_b2_bt_2_115200 },
3706 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
3707 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3708 pbn_b2_bt_4_115200 },
3709 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
3710 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3712 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
3713 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3715 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
3716 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3719 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
3720 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3721 pbn_b2_bt_2_115200 },
3722 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
3723 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3724 pbn_b2_bt_2_921600 },
3726 * VScom SPCOM800, from sl@s.pl
3728 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
3729 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3731 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
3732 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3734 /* Unknown card - subdevice 0x1584 */
3735 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3737 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
3739 /* Unknown card - subdevice 0x1588 */
3740 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3742 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
3744 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3745 PCI_SUBVENDOR_ID_KEYSPAN,
3746 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
3748 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
3749 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3751 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
3752 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3754 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
3755 PCI_VENDOR_ID_ESDGMBH,
3756 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
3758 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3759 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
3760 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
3762 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3763 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
3764 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
3766 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3767 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
3768 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
3770 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3771 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
3772 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
3774 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3775 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
3776 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
3778 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3779 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
3780 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
3782 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3783 PCI_SUBVENDOR_ID_EXSYS,
3784 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
3787 * Megawolf Romulus PCI Serial Card, from Mike Hudson
3790 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
3791 0x10b5, 0x106a, 0, 0,
3794 * Quatech cards. These actually have configurable clocks but for
3795 * now we just use the default.
3797 * 100 series are RS232, 200 series RS422,
3799 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
3800 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3802 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
3803 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3805 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
3806 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3808 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
3809 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3811 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
3812 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3814 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
3815 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3817 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
3818 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3820 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
3821 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3823 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
3824 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3826 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
3827 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3829 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
3830 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3832 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
3833 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3835 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
3836 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3838 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
3839 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3841 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
3842 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3844 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
3845 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3847 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
3848 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3850 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
3851 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3853 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
3854 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3857 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
3858 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
3861 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3862 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
3865 { PCI_VENDOR_ID_OXSEMI, 0x9505,
3866 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3867 pbn_b0_bt_2_921600 },
3870 * The below card is a little controversial since it is the
3871 * subject of a PCI vendor/device ID clash. (See
3872 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
3873 * For now just used the hex ID 0x950a.
3875 { PCI_VENDOR_ID_OXSEMI, 0x950a,
3876 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
3877 0, 0, pbn_b0_2_115200 },
3878 { PCI_VENDOR_ID_OXSEMI, 0x950a,
3879 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
3880 0, 0, pbn_b0_2_115200 },
3881 { PCI_VENDOR_ID_OXSEMI, 0x950a,
3882 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3884 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
3885 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
3887 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3888 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3890 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
3891 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3892 pbn_b0_bt_2_921600 },
3893 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
3894 PCI_ANY_ID , PCI_ANY_ID, 0, 0,
3898 * Oxford Semiconductor Inc. Tornado PCI express device range.
3900 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
3901 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3903 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
3904 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3906 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
3907 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3908 pbn_oxsemi_1_4000000 },
3909 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
3910 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3911 pbn_oxsemi_1_4000000 },
3912 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
3913 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3915 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
3916 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3918 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
3919 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3920 pbn_oxsemi_1_4000000 },
3921 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
3922 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3923 pbn_oxsemi_1_4000000 },
3924 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
3925 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3927 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
3928 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3930 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
3931 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3933 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
3934 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3936 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
3937 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3938 pbn_oxsemi_2_4000000 },
3939 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
3940 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3941 pbn_oxsemi_2_4000000 },
3942 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
3943 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3944 pbn_oxsemi_4_4000000 },
3945 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
3946 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3947 pbn_oxsemi_4_4000000 },
3948 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
3949 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3950 pbn_oxsemi_8_4000000 },
3951 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
3952 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3953 pbn_oxsemi_8_4000000 },
3954 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
3955 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3956 pbn_oxsemi_1_4000000 },
3957 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
3958 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3959 pbn_oxsemi_1_4000000 },
3960 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
3961 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3962 pbn_oxsemi_1_4000000 },
3963 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
3964 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3965 pbn_oxsemi_1_4000000 },
3966 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
3967 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3968 pbn_oxsemi_1_4000000 },
3969 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
3970 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3971 pbn_oxsemi_1_4000000 },
3972 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
3973 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3974 pbn_oxsemi_1_4000000 },
3975 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
3976 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3977 pbn_oxsemi_1_4000000 },
3978 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
3979 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3980 pbn_oxsemi_1_4000000 },
3981 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
3982 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3983 pbn_oxsemi_1_4000000 },
3984 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
3985 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3986 pbn_oxsemi_1_4000000 },
3987 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
3988 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3989 pbn_oxsemi_1_4000000 },
3990 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
3991 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3992 pbn_oxsemi_1_4000000 },
3993 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
3994 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3995 pbn_oxsemi_1_4000000 },
3996 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
3997 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3998 pbn_oxsemi_1_4000000 },
3999 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4000 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4001 pbn_oxsemi_1_4000000 },
4002 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4003 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4004 pbn_oxsemi_1_4000000 },
4005 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4006 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4007 pbn_oxsemi_1_4000000 },
4008 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4009 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4010 pbn_oxsemi_1_4000000 },
4011 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4012 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4013 pbn_oxsemi_1_4000000 },
4014 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4015 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4016 pbn_oxsemi_1_4000000 },
4017 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4018 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4019 pbn_oxsemi_1_4000000 },
4020 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4021 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4022 pbn_oxsemi_1_4000000 },
4023 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4024 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4025 pbn_oxsemi_1_4000000 },
4026 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4027 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4028 pbn_oxsemi_1_4000000 },
4029 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4030 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4031 pbn_oxsemi_1_4000000 },
4033 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4035 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4036 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4037 pbn_oxsemi_1_4000000 },
4038 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4039 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4040 pbn_oxsemi_2_4000000 },
4041 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4042 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4043 pbn_oxsemi_4_4000000 },
4044 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4045 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4046 pbn_oxsemi_8_4000000 },
4049 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4051 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4052 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4053 pbn_oxsemi_2_4000000 },
4056 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4057 * from skokodyn@yahoo.com
4059 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4060 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4062 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4063 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4065 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4066 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4068 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4069 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4073 * Digitan DS560-558, from jimd@esoft.com
4075 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
4076 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4080 * Titan Electronic cards
4081 * The 400L and 800L have a custom setup quirk.
4083 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
4084 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4086 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
4087 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4089 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
4090 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4092 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
4093 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4095 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4096 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4098 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4099 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4100 pbn_b1_bt_2_921600 },
4101 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4102 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4103 pbn_b0_bt_4_921600 },
4104 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4105 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4106 pbn_b0_bt_8_921600 },
4107 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4108 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4109 pbn_b4_bt_2_921600 },
4110 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4111 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4112 pbn_b4_bt_4_921600 },
4113 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4114 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4115 pbn_b4_bt_8_921600 },
4116 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4117 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4119 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4120 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4122 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4123 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4125 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4126 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4127 pbn_oxsemi_1_4000000 },
4128 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4129 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4130 pbn_oxsemi_2_4000000 },
4131 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4132 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4133 pbn_oxsemi_4_4000000 },
4134 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4135 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4136 pbn_oxsemi_8_4000000 },
4137 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4138 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4139 pbn_oxsemi_2_4000000 },
4140 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4141 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4142 pbn_oxsemi_2_4000000 },
4143 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4144 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4145 pbn_b0_bt_2_921600 },
4146 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4147 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4149 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4150 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4152 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4153 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4155 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4156 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4159 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4160 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4162 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4163 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4165 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4166 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4168 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4169 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4170 pbn_b2_bt_2_921600 },
4171 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4172 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4173 pbn_b2_bt_2_921600 },
4174 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4175 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4176 pbn_b2_bt_2_921600 },
4177 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4178 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4179 pbn_b2_bt_4_921600 },
4180 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4181 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4182 pbn_b2_bt_4_921600 },
4183 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4184 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4185 pbn_b2_bt_4_921600 },
4186 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4187 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4189 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4190 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4192 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4193 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4195 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4196 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4197 pbn_b0_bt_2_921600 },
4198 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4199 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4200 pbn_b0_bt_2_921600 },
4201 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4202 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4203 pbn_b0_bt_2_921600 },
4204 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4205 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4206 pbn_b0_bt_4_921600 },
4207 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4208 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4209 pbn_b0_bt_4_921600 },
4210 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4211 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4212 pbn_b0_bt_4_921600 },
4213 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4214 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4215 pbn_b0_bt_8_921600 },
4216 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4217 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4218 pbn_b0_bt_8_921600 },
4219 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4220 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4221 pbn_b0_bt_8_921600 },
4224 * Computone devices submitted by Doug McNash dmcnash@computone.com
4226 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4227 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4228 0, 0, pbn_computone_4 },
4229 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4230 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4231 0, 0, pbn_computone_8 },
4232 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4233 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4234 0, 0, pbn_computone_6 },
4236 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4237 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4239 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4240 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4241 pbn_b0_bt_1_921600 },
4246 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4247 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4248 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
4249 pbn_b0_bt_1_921600 },
4251 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4252 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4253 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
4254 pbn_b0_bt_1_921600 },
4257 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4259 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4260 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4261 pbn_b0_bt_8_115200 },
4262 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4263 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4264 pbn_b0_bt_8_115200 },
4266 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4267 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4268 pbn_b0_bt_2_115200 },
4269 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4270 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4271 pbn_b0_bt_2_115200 },
4272 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4273 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4274 pbn_b0_bt_2_115200 },
4275 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4276 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4277 pbn_b0_bt_2_115200 },
4278 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4279 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4280 pbn_b0_bt_2_115200 },
4281 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4282 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4283 pbn_b0_bt_4_460800 },
4284 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4285 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4286 pbn_b0_bt_4_460800 },
4287 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4288 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4289 pbn_b0_bt_2_460800 },
4290 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4291 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4292 pbn_b0_bt_2_460800 },
4293 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4294 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4295 pbn_b0_bt_2_460800 },
4296 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4297 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4298 pbn_b0_bt_1_115200 },
4299 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4300 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4301 pbn_b0_bt_1_460800 },
4304 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4305 * Cards are identified by their subsystem vendor IDs, which
4306 * (in hex) match the model number.
4308 * Note that JC140x are RS422/485 cards which require ox950
4309 * ACR = 0x10, and as such are not currently fully supported.
4311 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4312 0x1204, 0x0004, 0, 0,
4314 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4315 0x1208, 0x0004, 0, 0,
4317 /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4318 0x1402, 0x0002, 0, 0,
4319 pbn_b0_2_921600 }, */
4320 /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4321 0x1404, 0x0004, 0, 0,
4322 pbn_b0_4_921600 }, */
4323 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
4324 0x1208, 0x0004, 0, 0,
4327 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4328 0x1204, 0x0004, 0, 0,
4330 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4331 0x1208, 0x0004, 0, 0,
4333 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
4334 0x1208, 0x0004, 0, 0,
4337 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
4339 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
4340 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4344 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
4346 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
4347 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4351 * RAStel 2 port modem, gerg@moreton.com.au
4353 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
4354 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4355 pbn_b2_bt_2_115200 },
4358 * EKF addition for i960 Boards form EKF with serial port
4360 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
4361 0xE4BF, PCI_ANY_ID, 0, 0,
4365 * Xircom Cardbus/Ethernet combos
4367 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
4368 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4371 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
4373 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
4374 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4378 * Untested PCI modems, sent in from various folks...
4382 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
4384 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
4385 0x1048, 0x1500, 0, 0,
4388 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
4395 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4396 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
4398 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4399 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4401 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
4402 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4405 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
4406 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4408 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
4409 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4411 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
4412 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4416 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
4418 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4419 PCI_ANY_ID, PCI_ANY_ID,
4421 0, pbn_exar_XR17C152 },
4422 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4423 PCI_ANY_ID, PCI_ANY_ID,
4425 0, pbn_exar_XR17C154 },
4426 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4427 PCI_ANY_ID, PCI_ANY_ID,
4429 0, pbn_exar_XR17C158 },
4431 * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
4433 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
4434 PCI_ANY_ID, PCI_ANY_ID,
4436 0, pbn_exar_XR17V352 },
4437 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
4438 PCI_ANY_ID, PCI_ANY_ID,
4440 0, pbn_exar_XR17V354 },
4441 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
4442 PCI_ANY_ID, PCI_ANY_ID,
4444 0, pbn_exar_XR17V358 },
4447 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
4449 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
4450 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4455 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
4456 PCI_ANY_ID, PCI_ANY_ID,
4458 pbn_b1_bt_1_115200 },
4463 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
4464 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
4469 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
4470 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
4473 * Perle PCI-RAS cards
4475 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4476 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
4477 0, 0, pbn_b2_4_921600 },
4478 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4479 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
4480 0, 0, pbn_b2_8_921600 },
4483 * Mainpine series cards: Fairly standard layout but fools
4484 * parts of the autodetect in some cases and uses otherwise
4485 * unmatched communications subclasses in the PCI Express case
4488 { /* RockForceDUO */
4489 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4490 PCI_VENDOR_ID_MAINPINE, 0x0200,
4491 0, 0, pbn_b0_2_115200 },
4492 { /* RockForceQUATRO */
4493 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4494 PCI_VENDOR_ID_MAINPINE, 0x0300,
4495 0, 0, pbn_b0_4_115200 },
4496 { /* RockForceDUO+ */
4497 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4498 PCI_VENDOR_ID_MAINPINE, 0x0400,
4499 0, 0, pbn_b0_2_115200 },
4500 { /* RockForceQUATRO+ */
4501 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4502 PCI_VENDOR_ID_MAINPINE, 0x0500,
4503 0, 0, pbn_b0_4_115200 },
4505 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4506 PCI_VENDOR_ID_MAINPINE, 0x0600,
4507 0, 0, pbn_b0_2_115200 },
4509 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4510 PCI_VENDOR_ID_MAINPINE, 0x0700,
4511 0, 0, pbn_b0_4_115200 },
4512 { /* RockForceOCTO+ */
4513 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4514 PCI_VENDOR_ID_MAINPINE, 0x0800,
4515 0, 0, pbn_b0_8_115200 },
4516 { /* RockForceDUO+ */
4517 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4518 PCI_VENDOR_ID_MAINPINE, 0x0C00,
4519 0, 0, pbn_b0_2_115200 },
4520 { /* RockForceQUARTRO+ */
4521 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4522 PCI_VENDOR_ID_MAINPINE, 0x0D00,
4523 0, 0, pbn_b0_4_115200 },
4524 { /* RockForceOCTO+ */
4525 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4526 PCI_VENDOR_ID_MAINPINE, 0x1D00,
4527 0, 0, pbn_b0_8_115200 },
4529 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4530 PCI_VENDOR_ID_MAINPINE, 0x2000,
4531 0, 0, pbn_b0_1_115200 },
4533 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4534 PCI_VENDOR_ID_MAINPINE, 0x2100,
4535 0, 0, pbn_b0_1_115200 },
4537 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4538 PCI_VENDOR_ID_MAINPINE, 0x2200,
4539 0, 0, pbn_b0_2_115200 },
4541 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4542 PCI_VENDOR_ID_MAINPINE, 0x2300,
4543 0, 0, pbn_b0_2_115200 },
4545 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4546 PCI_VENDOR_ID_MAINPINE, 0x2400,
4547 0, 0, pbn_b0_4_115200 },
4549 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4550 PCI_VENDOR_ID_MAINPINE, 0x2500,
4551 0, 0, pbn_b0_4_115200 },
4553 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4554 PCI_VENDOR_ID_MAINPINE, 0x2600,
4555 0, 0, pbn_b0_8_115200 },
4557 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4558 PCI_VENDOR_ID_MAINPINE, 0x2700,
4559 0, 0, pbn_b0_8_115200 },
4560 { /* IQ Express D1 */
4561 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4562 PCI_VENDOR_ID_MAINPINE, 0x3000,
4563 0, 0, pbn_b0_1_115200 },
4564 { /* IQ Express F1 */
4565 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4566 PCI_VENDOR_ID_MAINPINE, 0x3100,
4567 0, 0, pbn_b0_1_115200 },
4568 { /* IQ Express D2 */
4569 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4570 PCI_VENDOR_ID_MAINPINE, 0x3200,
4571 0, 0, pbn_b0_2_115200 },
4572 { /* IQ Express F2 */
4573 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4574 PCI_VENDOR_ID_MAINPINE, 0x3300,
4575 0, 0, pbn_b0_2_115200 },
4576 { /* IQ Express D4 */
4577 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4578 PCI_VENDOR_ID_MAINPINE, 0x3400,
4579 0, 0, pbn_b0_4_115200 },
4580 { /* IQ Express F4 */
4581 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4582 PCI_VENDOR_ID_MAINPINE, 0x3500,
4583 0, 0, pbn_b0_4_115200 },
4584 { /* IQ Express D8 */
4585 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4586 PCI_VENDOR_ID_MAINPINE, 0x3C00,
4587 0, 0, pbn_b0_8_115200 },
4588 { /* IQ Express F8 */
4589 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4590 PCI_VENDOR_ID_MAINPINE, 0x3D00,
4591 0, 0, pbn_b0_8_115200 },
4595 * PA Semi PA6T-1682M on-chip UART
4597 { PCI_VENDOR_ID_PASEMI, 0xa004,
4598 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4602 * National Instruments
4604 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
4605 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4607 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
4608 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4610 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
4611 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4612 pbn_b1_bt_4_115200 },
4613 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
4614 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4615 pbn_b1_bt_2_115200 },
4616 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
4617 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4618 pbn_b1_bt_4_115200 },
4619 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
4620 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4621 pbn_b1_bt_2_115200 },
4622 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
4623 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4625 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
4626 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4628 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
4629 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4630 pbn_b1_bt_4_115200 },
4631 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
4632 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4633 pbn_b1_bt_2_115200 },
4634 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
4635 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4636 pbn_b1_bt_4_115200 },
4637 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
4638 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4639 pbn_b1_bt_2_115200 },
4640 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
4641 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4643 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
4644 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4646 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
4647 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4649 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
4650 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4652 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
4653 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4655 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
4656 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4658 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
4659 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4661 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
4662 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4664 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
4665 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4667 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
4668 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4670 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
4671 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4673 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
4674 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4678 * ADDI-DATA GmbH communication cards <info@addi-data.com>
4680 { PCI_VENDOR_ID_ADDIDATA,
4681 PCI_DEVICE_ID_ADDIDATA_APCI7500,
4688 { PCI_VENDOR_ID_ADDIDATA,
4689 PCI_DEVICE_ID_ADDIDATA_APCI7420,
4696 { PCI_VENDOR_ID_ADDIDATA,
4697 PCI_DEVICE_ID_ADDIDATA_APCI7300,
4704 { PCI_VENDOR_ID_ADDIDATA_OLD,
4705 PCI_DEVICE_ID_ADDIDATA_APCI7800,
4712 { PCI_VENDOR_ID_ADDIDATA,
4713 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
4720 { PCI_VENDOR_ID_ADDIDATA,
4721 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
4728 { PCI_VENDOR_ID_ADDIDATA,
4729 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
4736 { PCI_VENDOR_ID_ADDIDATA,
4737 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
4744 { PCI_VENDOR_ID_ADDIDATA,
4745 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
4752 { PCI_VENDOR_ID_ADDIDATA,
4753 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
4760 { PCI_VENDOR_ID_ADDIDATA,
4761 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
4768 { PCI_VENDOR_ID_ADDIDATA,
4769 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
4774 pbn_ADDIDATA_PCIe_4_3906250 },
4776 { PCI_VENDOR_ID_ADDIDATA,
4777 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
4782 pbn_ADDIDATA_PCIe_2_3906250 },
4784 { PCI_VENDOR_ID_ADDIDATA,
4785 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
4790 pbn_ADDIDATA_PCIe_1_3906250 },
4792 { PCI_VENDOR_ID_ADDIDATA,
4793 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
4798 pbn_ADDIDATA_PCIe_8_3906250 },
4800 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
4801 PCI_VENDOR_ID_IBM, 0x0299,
4802 0, 0, pbn_b0_bt_2_115200 },
4804 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
4806 0, 0, pbn_b0_1_115200 },
4808 /* the 9901 is a rebranded 9912 */
4809 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
4811 0, 0, pbn_b0_1_115200 },
4813 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
4815 0, 0, pbn_b0_1_115200 },
4817 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
4819 0, 0, pbn_b0_1_115200 },
4821 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
4823 0, 0, pbn_b0_1_115200 },
4825 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
4827 0, 0, pbn_NETMOS9900_2s_115200 },
4830 * Best Connectivity and Rosewill PCI Multi I/O cards
4833 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
4835 0, 0, pbn_b0_1_115200 },
4837 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
4839 0, 0, pbn_b0_bt_2_115200 },
4841 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
4843 0, 0, pbn_b0_bt_4_115200 },
4845 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
4846 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4847 pbn_ce4100_1_115200 },
4852 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
4853 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4857 * Broadcom TruManage
4859 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
4860 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4861 pbn_brcm_trumanage },
4864 * AgeStar as-prs2-009
4866 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
4867 PCI_ANY_ID, PCI_ANY_ID,
4868 0, 0, pbn_b0_bt_2_115200 },
4871 * WCH CH353 series devices: The 2S1P is handled by parport_serial
4872 * so not listed here.
4874 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
4875 PCI_ANY_ID, PCI_ANY_ID,
4876 0, 0, pbn_b0_bt_4_115200 },
4878 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
4879 PCI_ANY_ID, PCI_ANY_ID,
4880 0, 0, pbn_b0_bt_2_115200 },
4882 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH352_2S,
4883 PCI_ANY_ID, PCI_ANY_ID,
4884 0, 0, pbn_b0_bt_2_115200 },
4887 * Commtech, Inc. Fastcom adapters
4889 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
4890 PCI_ANY_ID, PCI_ANY_ID,
4892 0, pbn_b0_2_1152000_200 },
4893 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
4894 PCI_ANY_ID, PCI_ANY_ID,
4896 0, pbn_b0_4_1152000_200 },
4897 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
4898 PCI_ANY_ID, PCI_ANY_ID,
4900 0, pbn_b0_4_1152000_200 },
4901 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
4902 PCI_ANY_ID, PCI_ANY_ID,
4904 0, pbn_b0_8_1152000_200 },
4905 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
4906 PCI_ANY_ID, PCI_ANY_ID,
4908 0, pbn_exar_XR17V352 },
4909 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
4910 PCI_ANY_ID, PCI_ANY_ID,
4912 0, pbn_exar_XR17V354 },
4913 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
4914 PCI_ANY_ID, PCI_ANY_ID,
4916 0, pbn_exar_XR17V358 },
4919 * These entries match devices with class COMMUNICATION_SERIAL,
4920 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
4922 { PCI_ANY_ID, PCI_ANY_ID,
4923 PCI_ANY_ID, PCI_ANY_ID,
4924 PCI_CLASS_COMMUNICATION_SERIAL << 8,
4925 0xffff00, pbn_default },
4926 { PCI_ANY_ID, PCI_ANY_ID,
4927 PCI_ANY_ID, PCI_ANY_ID,
4928 PCI_CLASS_COMMUNICATION_MODEM << 8,
4929 0xffff00, pbn_default },
4930 { PCI_ANY_ID, PCI_ANY_ID,
4931 PCI_ANY_ID, PCI_ANY_ID,
4932 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
4933 0xffff00, pbn_default },
4937 static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
4938 pci_channel_state_t state)
4940 struct serial_private *priv = pci_get_drvdata(dev);
4942 if (state == pci_channel_io_perm_failure)
4943 return PCI_ERS_RESULT_DISCONNECT;
4946 pciserial_suspend_ports(priv);
4948 pci_disable_device(dev);
4950 return PCI_ERS_RESULT_NEED_RESET;
4953 static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
4957 rc = pci_enable_device(dev);
4960 return PCI_ERS_RESULT_DISCONNECT;
4962 pci_restore_state(dev);
4963 pci_save_state(dev);
4965 return PCI_ERS_RESULT_RECOVERED;
4968 static void serial8250_io_resume(struct pci_dev *dev)
4970 struct serial_private *priv = pci_get_drvdata(dev);
4973 pciserial_resume_ports(priv);
4976 static const struct pci_error_handlers serial8250_err_handler = {
4977 .error_detected = serial8250_io_error_detected,
4978 .slot_reset = serial8250_io_slot_reset,
4979 .resume = serial8250_io_resume,
4982 static struct pci_driver serial_pci_driver = {
4984 .probe = pciserial_init_one,
4985 .remove = pciserial_remove_one,
4987 .suspend = pciserial_suspend_one,
4988 .resume = pciserial_resume_one,
4990 .id_table = serial_pci_tbl,
4991 .err_handler = &serial8250_err_handler,
4994 module_pci_driver(serial_pci_driver);
4996 MODULE_LICENSE("GPL");
4997 MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
4998 MODULE_DEVICE_TABLE(pci, serial_pci_tbl);