Merge tag 'perf-urgent-for-mingo' of git://git.kernel.org/pub/scm/linux/kernel/git...
[firefly-linux-kernel-4.4.55.git] / drivers / scsi / lpfc / lpfc_hw4.h
1 /*******************************************************************
2  * This file is part of the Emulex Linux Device Driver for         *
3  * Fibre Channel Host Bus Adapters.                                *
4  * Copyright (C) 2009-2012 Emulex.  All rights reserved.                *
5  * EMULEX and SLI are trademarks of Emulex.                        *
6  * www.emulex.com                                                  *
7  *                                                                 *
8  * This program is free software; you can redistribute it and/or   *
9  * modify it under the terms of version 2 of the GNU General       *
10  * Public License as published by the Free Software Foundation.    *
11  * This program is distributed in the hope that it will be useful. *
12  * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND          *
13  * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY,  *
14  * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE      *
15  * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16  * TO BE LEGALLY INVALID.  See the GNU General Public License for  *
17  * more details, a copy of which can be found in the file COPYING  *
18  * included with this package.                                     *
19  *******************************************************************/
20
21 /* Macros to deal with bit fields. Each bit field must have 3 #defines
22  * associated with it (_SHIFT, _MASK, and _WORD).
23  * EG. For a bit field that is in the 7th bit of the "field4" field of a
24  * structure and is 2 bits in size the following #defines must exist:
25  *      struct temp {
26  *              uint32_t        field1;
27  *              uint32_t        field2;
28  *              uint32_t        field3;
29  *              uint32_t        field4;
30  *      #define example_bit_field_SHIFT         7
31  *      #define example_bit_field_MASK          0x03
32  *      #define example_bit_field_WORD          field4
33  *              uint32_t        field5;
34  *      };
35  * Then the macros below may be used to get or set the value of that field.
36  * EG. To get the value of the bit field from the above example:
37  *      struct temp t1;
38  *      value = bf_get(example_bit_field, &t1);
39  * And then to set that bit field:
40  *      bf_set(example_bit_field, &t1, 2);
41  * Or clear that bit field:
42  *      bf_set(example_bit_field, &t1, 0);
43  */
44 #define bf_get_be32(name, ptr) \
45         ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
46 #define bf_get_le32(name, ptr) \
47         ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
48 #define bf_get(name, ptr) \
49         (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
50 #define bf_set_le32(name, ptr, value) \
51         ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
52         name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
53         ~(name##_MASK << name##_SHIFT)))))
54 #define bf_set(name, ptr, value) \
55         ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
56                  ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
57
58 struct dma_address {
59         uint32_t addr_lo;
60         uint32_t addr_hi;
61 };
62
63 struct lpfc_sli_intf {
64         uint32_t word0;
65 #define lpfc_sli_intf_valid_SHIFT               29
66 #define lpfc_sli_intf_valid_MASK                0x00000007
67 #define lpfc_sli_intf_valid_WORD                word0
68 #define LPFC_SLI_INTF_VALID             6
69 #define lpfc_sli_intf_sli_hint2_SHIFT           24
70 #define lpfc_sli_intf_sli_hint2_MASK            0x0000001F
71 #define lpfc_sli_intf_sli_hint2_WORD            word0
72 #define LPFC_SLI_INTF_SLI_HINT2_NONE    0
73 #define lpfc_sli_intf_sli_hint1_SHIFT           16
74 #define lpfc_sli_intf_sli_hint1_MASK            0x000000FF
75 #define lpfc_sli_intf_sli_hint1_WORD            word0
76 #define LPFC_SLI_INTF_SLI_HINT1_NONE    0
77 #define LPFC_SLI_INTF_SLI_HINT1_1       1
78 #define LPFC_SLI_INTF_SLI_HINT1_2       2
79 #define lpfc_sli_intf_if_type_SHIFT             12
80 #define lpfc_sli_intf_if_type_MASK              0x0000000F
81 #define lpfc_sli_intf_if_type_WORD              word0
82 #define LPFC_SLI_INTF_IF_TYPE_0         0
83 #define LPFC_SLI_INTF_IF_TYPE_1         1
84 #define LPFC_SLI_INTF_IF_TYPE_2         2
85 #define lpfc_sli_intf_sli_family_SHIFT          8
86 #define lpfc_sli_intf_sli_family_MASK           0x0000000F
87 #define lpfc_sli_intf_sli_family_WORD           word0
88 #define LPFC_SLI_INTF_FAMILY_BE2        0x0
89 #define LPFC_SLI_INTF_FAMILY_BE3        0x1
90 #define LPFC_SLI_INTF_FAMILY_LNCR_A0    0xa
91 #define LPFC_SLI_INTF_FAMILY_LNCR_B0    0xb
92 #define lpfc_sli_intf_slirev_SHIFT              4
93 #define lpfc_sli_intf_slirev_MASK               0x0000000F
94 #define lpfc_sli_intf_slirev_WORD               word0
95 #define LPFC_SLI_INTF_REV_SLI3          3
96 #define LPFC_SLI_INTF_REV_SLI4          4
97 #define lpfc_sli_intf_func_type_SHIFT           0
98 #define lpfc_sli_intf_func_type_MASK            0x00000001
99 #define lpfc_sli_intf_func_type_WORD            word0
100 #define LPFC_SLI_INTF_IF_TYPE_PHYS      0
101 #define LPFC_SLI_INTF_IF_TYPE_VIRT      1
102 };
103
104 #define LPFC_SLI4_MBX_EMBED     true
105 #define LPFC_SLI4_MBX_NEMBED    false
106
107 #define LPFC_SLI4_MB_WORD_COUNT         64
108 #define LPFC_MAX_MQ_PAGE                8
109 #define LPFC_MAX_WQ_PAGE_V0             4
110 #define LPFC_MAX_WQ_PAGE                8
111 #define LPFC_MAX_CQ_PAGE                4
112 #define LPFC_MAX_EQ_PAGE                8
113
114 #define LPFC_VIR_FUNC_MAX       32 /* Maximum number of virtual functions */
115 #define LPFC_PCI_FUNC_MAX        5 /* Maximum number of PCI functions */
116 #define LPFC_VFR_PAGE_SIZE      0x1000 /* 4KB BAR2 per-VF register page size */
117
118 /* Define SLI4 Alignment requirements. */
119 #define LPFC_ALIGN_16_BYTE      16
120 #define LPFC_ALIGN_64_BYTE      64
121
122 /* Define SLI4 specific definitions. */
123 #define LPFC_MQ_CQE_BYTE_OFFSET 256
124 #define LPFC_MBX_CMD_HDR_LENGTH 16
125 #define LPFC_MBX_ERROR_RANGE    0x4000
126 #define LPFC_BMBX_BIT1_ADDR_HI  0x2
127 #define LPFC_BMBX_BIT1_ADDR_LO  0
128 #define LPFC_RPI_HDR_COUNT      64
129 #define LPFC_HDR_TEMPLATE_SIZE  4096
130 #define LPFC_RPI_ALLOC_ERROR    0xFFFF
131 #define LPFC_FCF_RECORD_WD_CNT  132
132 #define LPFC_ENTIRE_FCF_DATABASE 0
133 #define LPFC_DFLT_FCF_INDEX      0
134
135 /* Virtual function numbers */
136 #define LPFC_VF0                0
137 #define LPFC_VF1                1
138 #define LPFC_VF2                2
139 #define LPFC_VF3                3
140 #define LPFC_VF4                4
141 #define LPFC_VF5                5
142 #define LPFC_VF6                6
143 #define LPFC_VF7                7
144 #define LPFC_VF8                8
145 #define LPFC_VF9                9
146 #define LPFC_VF10               10
147 #define LPFC_VF11               11
148 #define LPFC_VF12               12
149 #define LPFC_VF13               13
150 #define LPFC_VF14               14
151 #define LPFC_VF15               15
152 #define LPFC_VF16               16
153 #define LPFC_VF17               17
154 #define LPFC_VF18               18
155 #define LPFC_VF19               19
156 #define LPFC_VF20               20
157 #define LPFC_VF21               21
158 #define LPFC_VF22               22
159 #define LPFC_VF23               23
160 #define LPFC_VF24               24
161 #define LPFC_VF25               25
162 #define LPFC_VF26               26
163 #define LPFC_VF27               27
164 #define LPFC_VF28               28
165 #define LPFC_VF29               29
166 #define LPFC_VF30               30
167 #define LPFC_VF31               31
168
169 /* PCI function numbers */
170 #define LPFC_PCI_FUNC0          0
171 #define LPFC_PCI_FUNC1          1
172 #define LPFC_PCI_FUNC2          2
173 #define LPFC_PCI_FUNC3          3
174 #define LPFC_PCI_FUNC4          4
175
176 /* SLI4 interface type-2 PDEV_CTL register */
177 #define LPFC_CTL_PDEV_CTL_OFFSET        0x414
178 #define LPFC_CTL_PDEV_CTL_DRST          0x00000001
179 #define LPFC_CTL_PDEV_CTL_FRST          0x00000002
180 #define LPFC_CTL_PDEV_CTL_DD            0x00000004
181 #define LPFC_CTL_PDEV_CTL_LC            0x00000008
182 #define LPFC_CTL_PDEV_CTL_FRL_ALL       0x00
183 #define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE   0x10
184 #define LPFC_CTL_PDEV_CTL_FRL_NIC       0x20
185
186 #define LPFC_FW_DUMP_REQUEST    (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
187
188 /* Active interrupt test count */
189 #define LPFC_ACT_INTR_CNT       4
190
191 /* Algrithmns for scheduling FCP commands to WQs */
192 #define LPFC_FCP_SCHED_ROUND_ROBIN      0
193 #define LPFC_FCP_SCHED_BY_CPU           1
194
195 /* Delay Multiplier constant */
196 #define LPFC_DMULT_CONST       651042
197
198 /* Configuration of Interrupts / sec for entire HBA port */
199 #define LPFC_MIN_IMAX          5000
200 #define LPFC_MAX_IMAX          5000000
201 #define LPFC_DEF_IMAX          50000
202
203 /* PORT_CAPABILITIES constants. */
204 #define LPFC_MAX_SUPPORTED_PAGES        8
205
206 struct ulp_bde64 {
207         union ULP_BDE_TUS {
208                 uint32_t w;
209                 struct {
210 #ifdef __BIG_ENDIAN_BITFIELD
211                         uint32_t bdeFlags:8;    /* BDE Flags 0 IS A SUPPORTED
212                                                    VALUE !! */
213                         uint32_t bdeSize:24;    /* Size of buffer (in bytes) */
214 #else   /*  __LITTLE_ENDIAN_BITFIELD */
215                         uint32_t bdeSize:24;    /* Size of buffer (in bytes) */
216                         uint32_t bdeFlags:8;    /* BDE Flags 0 IS A SUPPORTED
217                                                    VALUE !! */
218 #endif
219 #define BUFF_TYPE_BDE_64    0x00        /* BDE (Host_resident) */
220 #define BUFF_TYPE_BDE_IMMED 0x01        /* Immediate Data BDE */
221 #define BUFF_TYPE_BDE_64P   0x02        /* BDE (Port-resident) */
222 #define BUFF_TYPE_BDE_64I   0x08        /* Input BDE (Host-resident) */
223 #define BUFF_TYPE_BDE_64IP  0x0A        /* Input BDE (Port-resident) */
224 #define BUFF_TYPE_BLP_64    0x40        /* BLP (Host-resident) */
225 #define BUFF_TYPE_BLP_64P   0x42        /* BLP (Port-resident) */
226                 } f;
227         } tus;
228         uint32_t addrLow;
229         uint32_t addrHigh;
230 };
231
232 struct lpfc_sli4_flags {
233         uint32_t word0;
234 #define lpfc_idx_rsrc_rdy_SHIFT         0
235 #define lpfc_idx_rsrc_rdy_MASK          0x00000001
236 #define lpfc_idx_rsrc_rdy_WORD          word0
237 #define LPFC_IDX_RSRC_RDY               1
238 #define lpfc_rpi_rsrc_rdy_SHIFT         1
239 #define lpfc_rpi_rsrc_rdy_MASK          0x00000001
240 #define lpfc_rpi_rsrc_rdy_WORD          word0
241 #define LPFC_RPI_RSRC_RDY               1
242 #define lpfc_vpi_rsrc_rdy_SHIFT         2
243 #define lpfc_vpi_rsrc_rdy_MASK          0x00000001
244 #define lpfc_vpi_rsrc_rdy_WORD          word0
245 #define LPFC_VPI_RSRC_RDY               1
246 #define lpfc_vfi_rsrc_rdy_SHIFT         3
247 #define lpfc_vfi_rsrc_rdy_MASK          0x00000001
248 #define lpfc_vfi_rsrc_rdy_WORD          word0
249 #define LPFC_VFI_RSRC_RDY               1
250 };
251
252 struct sli4_bls_rsp {
253         uint32_t word0_rsvd;      /* Word0 must be reserved */
254         uint32_t word1;
255 #define lpfc_abts_orig_SHIFT      0
256 #define lpfc_abts_orig_MASK       0x00000001
257 #define lpfc_abts_orig_WORD       word1
258 #define LPFC_ABTS_UNSOL_RSP       1
259 #define LPFC_ABTS_UNSOL_INT       0
260         uint32_t word2;
261 #define lpfc_abts_rxid_SHIFT      0
262 #define lpfc_abts_rxid_MASK       0x0000FFFF
263 #define lpfc_abts_rxid_WORD       word2
264 #define lpfc_abts_oxid_SHIFT      16
265 #define lpfc_abts_oxid_MASK       0x0000FFFF
266 #define lpfc_abts_oxid_WORD       word2
267         uint32_t word3;
268 #define lpfc_vndr_code_SHIFT    0
269 #define lpfc_vndr_code_MASK     0x000000FF
270 #define lpfc_vndr_code_WORD     word3
271 #define lpfc_rsn_expln_SHIFT    8
272 #define lpfc_rsn_expln_MASK     0x000000FF
273 #define lpfc_rsn_expln_WORD     word3
274 #define lpfc_rsn_code_SHIFT     16
275 #define lpfc_rsn_code_MASK      0x000000FF
276 #define lpfc_rsn_code_WORD      word3
277
278         uint32_t word4;
279         uint32_t word5_rsvd;    /* Word5 must be reserved */
280 };
281
282 /* event queue entry structure */
283 struct lpfc_eqe {
284         uint32_t word0;
285 #define lpfc_eqe_resource_id_SHIFT      16
286 #define lpfc_eqe_resource_id_MASK       0x000000FF
287 #define lpfc_eqe_resource_id_WORD       word0
288 #define lpfc_eqe_minor_code_SHIFT       4
289 #define lpfc_eqe_minor_code_MASK        0x00000FFF
290 #define lpfc_eqe_minor_code_WORD        word0
291 #define lpfc_eqe_major_code_SHIFT       1
292 #define lpfc_eqe_major_code_MASK        0x00000007
293 #define lpfc_eqe_major_code_WORD        word0
294 #define lpfc_eqe_valid_SHIFT            0
295 #define lpfc_eqe_valid_MASK             0x00000001
296 #define lpfc_eqe_valid_WORD             word0
297 };
298
299 /* completion queue entry structure (common fields for all cqe types) */
300 struct lpfc_cqe {
301         uint32_t reserved0;
302         uint32_t reserved1;
303         uint32_t reserved2;
304         uint32_t word3;
305 #define lpfc_cqe_valid_SHIFT            31
306 #define lpfc_cqe_valid_MASK             0x00000001
307 #define lpfc_cqe_valid_WORD             word3
308 #define lpfc_cqe_code_SHIFT             16
309 #define lpfc_cqe_code_MASK              0x000000FF
310 #define lpfc_cqe_code_WORD              word3
311 };
312
313 /* Completion Queue Entry Status Codes */
314 #define CQE_STATUS_SUCCESS              0x0
315 #define CQE_STATUS_FCP_RSP_FAILURE      0x1
316 #define CQE_STATUS_REMOTE_STOP          0x2
317 #define CQE_STATUS_LOCAL_REJECT         0x3
318 #define CQE_STATUS_NPORT_RJT            0x4
319 #define CQE_STATUS_FABRIC_RJT           0x5
320 #define CQE_STATUS_NPORT_BSY            0x6
321 #define CQE_STATUS_FABRIC_BSY           0x7
322 #define CQE_STATUS_INTERMED_RSP         0x8
323 #define CQE_STATUS_LS_RJT               0x9
324 #define CQE_STATUS_CMD_REJECT           0xb
325 #define CQE_STATUS_FCP_TGT_LENCHECK     0xc
326 #define CQE_STATUS_NEED_BUFF_ENTRY      0xf
327 #define CQE_STATUS_DI_ERROR             0x16
328
329 /* Used when mapping CQE status to IOCB */
330 #define LPFC_IOCB_STATUS_MASK           0xf
331
332 /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
333 #define CQE_HW_STATUS_NO_ERR            0x0
334 #define CQE_HW_STATUS_UNDERRUN          0x1
335 #define CQE_HW_STATUS_OVERRUN           0x2
336
337 /* Completion Queue Entry Codes */
338 #define CQE_CODE_COMPL_WQE              0x1
339 #define CQE_CODE_RELEASE_WQE            0x2
340 #define CQE_CODE_RECEIVE                0x4
341 #define CQE_CODE_XRI_ABORTED            0x5
342 #define CQE_CODE_RECEIVE_V1             0x9
343
344 /*
345  * Define mask value for xri_aborted and wcqe completed CQE extended status.
346  * Currently, extended status is limited to 9 bits (0x0 -> 0x103) .
347  */
348 #define WCQE_PARAM_MASK         0x1FF
349
350 /* completion queue entry for wqe completions */
351 struct lpfc_wcqe_complete {
352         uint32_t word0;
353 #define lpfc_wcqe_c_request_tag_SHIFT   16
354 #define lpfc_wcqe_c_request_tag_MASK    0x0000FFFF
355 #define lpfc_wcqe_c_request_tag_WORD    word0
356 #define lpfc_wcqe_c_status_SHIFT        8
357 #define lpfc_wcqe_c_status_MASK         0x000000FF
358 #define lpfc_wcqe_c_status_WORD         word0
359 #define lpfc_wcqe_c_hw_status_SHIFT     0
360 #define lpfc_wcqe_c_hw_status_MASK      0x000000FF
361 #define lpfc_wcqe_c_hw_status_WORD      word0
362         uint32_t total_data_placed;
363         uint32_t parameter;
364 #define lpfc_wcqe_c_bg_edir_SHIFT       5
365 #define lpfc_wcqe_c_bg_edir_MASK        0x00000001
366 #define lpfc_wcqe_c_bg_edir_WORD        parameter
367 #define lpfc_wcqe_c_bg_tdpv_SHIFT       3
368 #define lpfc_wcqe_c_bg_tdpv_MASK        0x00000001
369 #define lpfc_wcqe_c_bg_tdpv_WORD        parameter
370 #define lpfc_wcqe_c_bg_re_SHIFT         2
371 #define lpfc_wcqe_c_bg_re_MASK          0x00000001
372 #define lpfc_wcqe_c_bg_re_WORD          parameter
373 #define lpfc_wcqe_c_bg_ae_SHIFT         1
374 #define lpfc_wcqe_c_bg_ae_MASK          0x00000001
375 #define lpfc_wcqe_c_bg_ae_WORD          parameter
376 #define lpfc_wcqe_c_bg_ge_SHIFT         0
377 #define lpfc_wcqe_c_bg_ge_MASK          0x00000001
378 #define lpfc_wcqe_c_bg_ge_WORD          parameter
379         uint32_t word3;
380 #define lpfc_wcqe_c_valid_SHIFT         lpfc_cqe_valid_SHIFT
381 #define lpfc_wcqe_c_valid_MASK          lpfc_cqe_valid_MASK
382 #define lpfc_wcqe_c_valid_WORD          lpfc_cqe_valid_WORD
383 #define lpfc_wcqe_c_xb_SHIFT            28
384 #define lpfc_wcqe_c_xb_MASK             0x00000001
385 #define lpfc_wcqe_c_xb_WORD             word3
386 #define lpfc_wcqe_c_pv_SHIFT            27
387 #define lpfc_wcqe_c_pv_MASK             0x00000001
388 #define lpfc_wcqe_c_pv_WORD             word3
389 #define lpfc_wcqe_c_priority_SHIFT      24
390 #define lpfc_wcqe_c_priority_MASK       0x00000007
391 #define lpfc_wcqe_c_priority_WORD       word3
392 #define lpfc_wcqe_c_code_SHIFT          lpfc_cqe_code_SHIFT
393 #define lpfc_wcqe_c_code_MASK           lpfc_cqe_code_MASK
394 #define lpfc_wcqe_c_code_WORD           lpfc_cqe_code_WORD
395 };
396
397 /* completion queue entry for wqe release */
398 struct lpfc_wcqe_release {
399         uint32_t reserved0;
400         uint32_t reserved1;
401         uint32_t word2;
402 #define lpfc_wcqe_r_wq_id_SHIFT         16
403 #define lpfc_wcqe_r_wq_id_MASK          0x0000FFFF
404 #define lpfc_wcqe_r_wq_id_WORD          word2
405 #define lpfc_wcqe_r_wqe_index_SHIFT     0
406 #define lpfc_wcqe_r_wqe_index_MASK      0x0000FFFF
407 #define lpfc_wcqe_r_wqe_index_WORD      word2
408         uint32_t word3;
409 #define lpfc_wcqe_r_valid_SHIFT         lpfc_cqe_valid_SHIFT
410 #define lpfc_wcqe_r_valid_MASK          lpfc_cqe_valid_MASK
411 #define lpfc_wcqe_r_valid_WORD          lpfc_cqe_valid_WORD
412 #define lpfc_wcqe_r_code_SHIFT          lpfc_cqe_code_SHIFT
413 #define lpfc_wcqe_r_code_MASK           lpfc_cqe_code_MASK
414 #define lpfc_wcqe_r_code_WORD           lpfc_cqe_code_WORD
415 };
416
417 struct sli4_wcqe_xri_aborted {
418         uint32_t word0;
419 #define lpfc_wcqe_xa_status_SHIFT               8
420 #define lpfc_wcqe_xa_status_MASK                0x000000FF
421 #define lpfc_wcqe_xa_status_WORD                word0
422         uint32_t parameter;
423         uint32_t word2;
424 #define lpfc_wcqe_xa_remote_xid_SHIFT   16
425 #define lpfc_wcqe_xa_remote_xid_MASK    0x0000FFFF
426 #define lpfc_wcqe_xa_remote_xid_WORD    word2
427 #define lpfc_wcqe_xa_xri_SHIFT          0
428 #define lpfc_wcqe_xa_xri_MASK           0x0000FFFF
429 #define lpfc_wcqe_xa_xri_WORD           word2
430         uint32_t word3;
431 #define lpfc_wcqe_xa_valid_SHIFT        lpfc_cqe_valid_SHIFT
432 #define lpfc_wcqe_xa_valid_MASK         lpfc_cqe_valid_MASK
433 #define lpfc_wcqe_xa_valid_WORD         lpfc_cqe_valid_WORD
434 #define lpfc_wcqe_xa_ia_SHIFT           30
435 #define lpfc_wcqe_xa_ia_MASK            0x00000001
436 #define lpfc_wcqe_xa_ia_WORD            word3
437 #define CQE_XRI_ABORTED_IA_REMOTE       0
438 #define CQE_XRI_ABORTED_IA_LOCAL        1
439 #define lpfc_wcqe_xa_br_SHIFT           29
440 #define lpfc_wcqe_xa_br_MASK            0x00000001
441 #define lpfc_wcqe_xa_br_WORD            word3
442 #define CQE_XRI_ABORTED_BR_BA_ACC       0
443 #define CQE_XRI_ABORTED_BR_BA_RJT       1
444 #define lpfc_wcqe_xa_eo_SHIFT           28
445 #define lpfc_wcqe_xa_eo_MASK            0x00000001
446 #define lpfc_wcqe_xa_eo_WORD            word3
447 #define CQE_XRI_ABORTED_EO_REMOTE       0
448 #define CQE_XRI_ABORTED_EO_LOCAL        1
449 #define lpfc_wcqe_xa_code_SHIFT         lpfc_cqe_code_SHIFT
450 #define lpfc_wcqe_xa_code_MASK          lpfc_cqe_code_MASK
451 #define lpfc_wcqe_xa_code_WORD          lpfc_cqe_code_WORD
452 };
453
454 /* completion queue entry structure for rqe completion */
455 struct lpfc_rcqe {
456         uint32_t word0;
457 #define lpfc_rcqe_bindex_SHIFT          16
458 #define lpfc_rcqe_bindex_MASK           0x0000FFF
459 #define lpfc_rcqe_bindex_WORD           word0
460 #define lpfc_rcqe_status_SHIFT          8
461 #define lpfc_rcqe_status_MASK           0x000000FF
462 #define lpfc_rcqe_status_WORD           word0
463 #define FC_STATUS_RQ_SUCCESS            0x10 /* Async receive successful */
464 #define FC_STATUS_RQ_BUF_LEN_EXCEEDED   0x11 /* payload truncated */
465 #define FC_STATUS_INSUFF_BUF_NEED_BUF   0x12 /* Insufficient buffers */
466 #define FC_STATUS_INSUFF_BUF_FRM_DISC   0x13 /* Frame Discard */
467         uint32_t word1;
468 #define lpfc_rcqe_fcf_id_v1_SHIFT       0
469 #define lpfc_rcqe_fcf_id_v1_MASK        0x0000003F
470 #define lpfc_rcqe_fcf_id_v1_WORD        word1
471         uint32_t word2;
472 #define lpfc_rcqe_length_SHIFT          16
473 #define lpfc_rcqe_length_MASK           0x0000FFFF
474 #define lpfc_rcqe_length_WORD           word2
475 #define lpfc_rcqe_rq_id_SHIFT           6
476 #define lpfc_rcqe_rq_id_MASK            0x000003FF
477 #define lpfc_rcqe_rq_id_WORD            word2
478 #define lpfc_rcqe_fcf_id_SHIFT          0
479 #define lpfc_rcqe_fcf_id_MASK           0x0000003F
480 #define lpfc_rcqe_fcf_id_WORD           word2
481 #define lpfc_rcqe_rq_id_v1_SHIFT        0
482 #define lpfc_rcqe_rq_id_v1_MASK         0x0000FFFF
483 #define lpfc_rcqe_rq_id_v1_WORD         word2
484         uint32_t word3;
485 #define lpfc_rcqe_valid_SHIFT           lpfc_cqe_valid_SHIFT
486 #define lpfc_rcqe_valid_MASK            lpfc_cqe_valid_MASK
487 #define lpfc_rcqe_valid_WORD            lpfc_cqe_valid_WORD
488 #define lpfc_rcqe_port_SHIFT            30
489 #define lpfc_rcqe_port_MASK             0x00000001
490 #define lpfc_rcqe_port_WORD             word3
491 #define lpfc_rcqe_hdr_length_SHIFT      24
492 #define lpfc_rcqe_hdr_length_MASK       0x0000001F
493 #define lpfc_rcqe_hdr_length_WORD       word3
494 #define lpfc_rcqe_code_SHIFT            lpfc_cqe_code_SHIFT
495 #define lpfc_rcqe_code_MASK             lpfc_cqe_code_MASK
496 #define lpfc_rcqe_code_WORD             lpfc_cqe_code_WORD
497 #define lpfc_rcqe_eof_SHIFT             8
498 #define lpfc_rcqe_eof_MASK              0x000000FF
499 #define lpfc_rcqe_eof_WORD              word3
500 #define FCOE_EOFn       0x41
501 #define FCOE_EOFt       0x42
502 #define FCOE_EOFni      0x49
503 #define FCOE_EOFa       0x50
504 #define lpfc_rcqe_sof_SHIFT             0
505 #define lpfc_rcqe_sof_MASK              0x000000FF
506 #define lpfc_rcqe_sof_WORD              word3
507 #define FCOE_SOFi2      0x2d
508 #define FCOE_SOFi3      0x2e
509 #define FCOE_SOFn2      0x35
510 #define FCOE_SOFn3      0x36
511 };
512
513 struct lpfc_rqe {
514         uint32_t address_hi;
515         uint32_t address_lo;
516 };
517
518 /* buffer descriptors */
519 struct lpfc_bde4 {
520         uint32_t addr_hi;
521         uint32_t addr_lo;
522         uint32_t word2;
523 #define lpfc_bde4_last_SHIFT            31
524 #define lpfc_bde4_last_MASK             0x00000001
525 #define lpfc_bde4_last_WORD             word2
526 #define lpfc_bde4_sge_offset_SHIFT      0
527 #define lpfc_bde4_sge_offset_MASK       0x000003FF
528 #define lpfc_bde4_sge_offset_WORD       word2
529         uint32_t word3;
530 #define lpfc_bde4_length_SHIFT          0
531 #define lpfc_bde4_length_MASK           0x000000FF
532 #define lpfc_bde4_length_WORD           word3
533 };
534
535 struct lpfc_register {
536         uint32_t word0;
537 };
538
539 /* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
540 #define LPFC_UERR_STATUS_HI             0x00A4
541 #define LPFC_UERR_STATUS_LO             0x00A0
542 #define LPFC_UE_MASK_HI                 0x00AC
543 #define LPFC_UE_MASK_LO                 0x00A8
544
545 /* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
546 #define LPFC_SLI_INTF                   0x0058
547
548 #define LPFC_CTL_PORT_SEM_OFFSET        0x400
549 #define lpfc_port_smphr_perr_SHIFT      31
550 #define lpfc_port_smphr_perr_MASK       0x1
551 #define lpfc_port_smphr_perr_WORD       word0
552 #define lpfc_port_smphr_sfi_SHIFT       30
553 #define lpfc_port_smphr_sfi_MASK        0x1
554 #define lpfc_port_smphr_sfi_WORD        word0
555 #define lpfc_port_smphr_nip_SHIFT       29
556 #define lpfc_port_smphr_nip_MASK        0x1
557 #define lpfc_port_smphr_nip_WORD        word0
558 #define lpfc_port_smphr_ipc_SHIFT       28
559 #define lpfc_port_smphr_ipc_MASK        0x1
560 #define lpfc_port_smphr_ipc_WORD        word0
561 #define lpfc_port_smphr_scr1_SHIFT      27
562 #define lpfc_port_smphr_scr1_MASK       0x1
563 #define lpfc_port_smphr_scr1_WORD       word0
564 #define lpfc_port_smphr_scr2_SHIFT      26
565 #define lpfc_port_smphr_scr2_MASK       0x1
566 #define lpfc_port_smphr_scr2_WORD       word0
567 #define lpfc_port_smphr_host_scratch_SHIFT      16
568 #define lpfc_port_smphr_host_scratch_MASK       0xFF
569 #define lpfc_port_smphr_host_scratch_WORD       word0
570 #define lpfc_port_smphr_port_status_SHIFT       0
571 #define lpfc_port_smphr_port_status_MASK        0xFFFF
572 #define lpfc_port_smphr_port_status_WORD        word0
573
574 #define LPFC_POST_STAGE_POWER_ON_RESET                  0x0000
575 #define LPFC_POST_STAGE_AWAITING_HOST_RDY               0x0001
576 #define LPFC_POST_STAGE_HOST_RDY                        0x0002
577 #define LPFC_POST_STAGE_BE_RESET                        0x0003
578 #define LPFC_POST_STAGE_SEEPROM_CS_START                0x0100
579 #define LPFC_POST_STAGE_SEEPROM_CS_DONE                 0x0101
580 #define LPFC_POST_STAGE_DDR_CONFIG_START                0x0200
581 #define LPFC_POST_STAGE_DDR_CONFIG_DONE                 0x0201
582 #define LPFC_POST_STAGE_DDR_CALIBRATE_START             0x0300
583 #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE              0x0301
584 #define LPFC_POST_STAGE_DDR_TEST_START                  0x0400
585 #define LPFC_POST_STAGE_DDR_TEST_DONE                   0x0401
586 #define LPFC_POST_STAGE_REDBOOT_INIT_START              0x0600
587 #define LPFC_POST_STAGE_REDBOOT_INIT_DONE               0x0601
588 #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START             0x0700
589 #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE              0x0701
590 #define LPFC_POST_STAGE_ARMFW_START                     0x0800
591 #define LPFC_POST_STAGE_DHCP_QUERY_START                0x0900
592 #define LPFC_POST_STAGE_DHCP_QUERY_DONE                 0x0901
593 #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START     0x0A00
594 #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE      0x0A01
595 #define LPFC_POST_STAGE_RC_OPTION_SET                   0x0B00
596 #define LPFC_POST_STAGE_SWITCH_LINK                     0x0B01
597 #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE               0x0B02
598 #define LPFC_POST_STAGE_PERFROM_TFTP                    0x0B03
599 #define LPFC_POST_STAGE_PARSE_XML                       0x0B04
600 #define LPFC_POST_STAGE_DOWNLOAD_IMAGE                  0x0B05
601 #define LPFC_POST_STAGE_FLASH_IMAGE                     0x0B06
602 #define LPFC_POST_STAGE_RC_DONE                         0x0B07
603 #define LPFC_POST_STAGE_REBOOT_SYSTEM                   0x0B08
604 #define LPFC_POST_STAGE_MAC_ADDRESS                     0x0C00
605 #define LPFC_POST_STAGE_PORT_READY                      0xC000
606 #define LPFC_POST_STAGE_PORT_UE                         0xF000
607
608 #define LPFC_CTL_PORT_STA_OFFSET        0x404
609 #define lpfc_sliport_status_err_SHIFT   31
610 #define lpfc_sliport_status_err_MASK    0x1
611 #define lpfc_sliport_status_err_WORD    word0
612 #define lpfc_sliport_status_end_SHIFT   30
613 #define lpfc_sliport_status_end_MASK    0x1
614 #define lpfc_sliport_status_end_WORD    word0
615 #define lpfc_sliport_status_oti_SHIFT   29
616 #define lpfc_sliport_status_oti_MASK    0x1
617 #define lpfc_sliport_status_oti_WORD    word0
618 #define lpfc_sliport_status_rn_SHIFT    24
619 #define lpfc_sliport_status_rn_MASK     0x1
620 #define lpfc_sliport_status_rn_WORD     word0
621 #define lpfc_sliport_status_rdy_SHIFT   23
622 #define lpfc_sliport_status_rdy_MASK    0x1
623 #define lpfc_sliport_status_rdy_WORD    word0
624 #define MAX_IF_TYPE_2_RESETS    1000
625
626 #define LPFC_CTL_PORT_CTL_OFFSET        0x408
627 #define lpfc_sliport_ctrl_end_SHIFT     30
628 #define lpfc_sliport_ctrl_end_MASK      0x1
629 #define lpfc_sliport_ctrl_end_WORD      word0
630 #define LPFC_SLIPORT_LITTLE_ENDIAN 0
631 #define LPFC_SLIPORT_BIG_ENDIAN    1
632 #define lpfc_sliport_ctrl_ip_SHIFT      27
633 #define lpfc_sliport_ctrl_ip_MASK       0x1
634 #define lpfc_sliport_ctrl_ip_WORD       word0
635 #define LPFC_SLIPORT_INIT_PORT  1
636
637 #define LPFC_CTL_PORT_ER1_OFFSET        0x40C
638 #define LPFC_CTL_PORT_ER2_OFFSET        0x410
639
640 /* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
641  * reside in BAR 2.
642  */
643 #define LPFC_SLIPORT_IF0_SMPHR  0x00AC
644
645 #define LPFC_IMR_MASK_ALL       0xFFFFFFFF
646 #define LPFC_ISCR_CLEAR_ALL     0xFFFFFFFF
647
648 #define LPFC_HST_ISR0           0x0C18
649 #define LPFC_HST_ISR1           0x0C1C
650 #define LPFC_HST_ISR2           0x0C20
651 #define LPFC_HST_ISR3           0x0C24
652 #define LPFC_HST_ISR4           0x0C28
653
654 #define LPFC_HST_IMR0           0x0C48
655 #define LPFC_HST_IMR1           0x0C4C
656 #define LPFC_HST_IMR2           0x0C50
657 #define LPFC_HST_IMR3           0x0C54
658 #define LPFC_HST_IMR4           0x0C58
659
660 #define LPFC_HST_ISCR0          0x0C78
661 #define LPFC_HST_ISCR1          0x0C7C
662 #define LPFC_HST_ISCR2          0x0C80
663 #define LPFC_HST_ISCR3          0x0C84
664 #define LPFC_HST_ISCR4          0x0C88
665
666 #define LPFC_SLI4_INTR0                 BIT0
667 #define LPFC_SLI4_INTR1                 BIT1
668 #define LPFC_SLI4_INTR2                 BIT2
669 #define LPFC_SLI4_INTR3                 BIT3
670 #define LPFC_SLI4_INTR4                 BIT4
671 #define LPFC_SLI4_INTR5                 BIT5
672 #define LPFC_SLI4_INTR6                 BIT6
673 #define LPFC_SLI4_INTR7                 BIT7
674 #define LPFC_SLI4_INTR8                 BIT8
675 #define LPFC_SLI4_INTR9                 BIT9
676 #define LPFC_SLI4_INTR10                BIT10
677 #define LPFC_SLI4_INTR11                BIT11
678 #define LPFC_SLI4_INTR12                BIT12
679 #define LPFC_SLI4_INTR13                BIT13
680 #define LPFC_SLI4_INTR14                BIT14
681 #define LPFC_SLI4_INTR15                BIT15
682 #define LPFC_SLI4_INTR16                BIT16
683 #define LPFC_SLI4_INTR17                BIT17
684 #define LPFC_SLI4_INTR18                BIT18
685 #define LPFC_SLI4_INTR19                BIT19
686 #define LPFC_SLI4_INTR20                BIT20
687 #define LPFC_SLI4_INTR21                BIT21
688 #define LPFC_SLI4_INTR22                BIT22
689 #define LPFC_SLI4_INTR23                BIT23
690 #define LPFC_SLI4_INTR24                BIT24
691 #define LPFC_SLI4_INTR25                BIT25
692 #define LPFC_SLI4_INTR26                BIT26
693 #define LPFC_SLI4_INTR27                BIT27
694 #define LPFC_SLI4_INTR28                BIT28
695 #define LPFC_SLI4_INTR29                BIT29
696 #define LPFC_SLI4_INTR30                BIT30
697 #define LPFC_SLI4_INTR31                BIT31
698
699 /*
700  * The Doorbell registers defined here exist in different BAR
701  * register sets depending on the UCNA Port's reported if_type
702  * value.  For UCNA ports running SLI4 and if_type 0, they reside in
703  * BAR4.  For UCNA ports running SLI4 and if_type 2, they reside in
704  * BAR0.  The offsets are the same so the driver must account for
705  * any base address difference.
706  */
707 #define LPFC_ULP0_RQ_DOORBELL           0x00A0
708 #define LPFC_ULP1_RQ_DOORBELL           0x00C0
709 #define lpfc_rq_db_list_fm_num_posted_SHIFT     24
710 #define lpfc_rq_db_list_fm_num_posted_MASK      0x00FF
711 #define lpfc_rq_db_list_fm_num_posted_WORD      word0
712 #define lpfc_rq_db_list_fm_index_SHIFT          16
713 #define lpfc_rq_db_list_fm_index_MASK           0x00FF
714 #define lpfc_rq_db_list_fm_index_WORD           word0
715 #define lpfc_rq_db_list_fm_id_SHIFT             0
716 #define lpfc_rq_db_list_fm_id_MASK              0xFFFF
717 #define lpfc_rq_db_list_fm_id_WORD              word0
718 #define lpfc_rq_db_ring_fm_num_posted_SHIFT     16
719 #define lpfc_rq_db_ring_fm_num_posted_MASK      0x3FFF
720 #define lpfc_rq_db_ring_fm_num_posted_WORD      word0
721 #define lpfc_rq_db_ring_fm_id_SHIFT             0
722 #define lpfc_rq_db_ring_fm_id_MASK              0xFFFF
723 #define lpfc_rq_db_ring_fm_id_WORD              word0
724
725 #define LPFC_ULP0_WQ_DOORBELL           0x0040
726 #define LPFC_ULP1_WQ_DOORBELL           0x0060
727 #define lpfc_wq_db_list_fm_num_posted_SHIFT     24
728 #define lpfc_wq_db_list_fm_num_posted_MASK      0x00FF
729 #define lpfc_wq_db_list_fm_num_posted_WORD      word0
730 #define lpfc_wq_db_list_fm_index_SHIFT          16
731 #define lpfc_wq_db_list_fm_index_MASK           0x00FF
732 #define lpfc_wq_db_list_fm_index_WORD           word0
733 #define lpfc_wq_db_list_fm_id_SHIFT             0
734 #define lpfc_wq_db_list_fm_id_MASK              0xFFFF
735 #define lpfc_wq_db_list_fm_id_WORD              word0
736 #define lpfc_wq_db_ring_fm_num_posted_SHIFT     16
737 #define lpfc_wq_db_ring_fm_num_posted_MASK      0x3FFF
738 #define lpfc_wq_db_ring_fm_num_posted_WORD      word0
739 #define lpfc_wq_db_ring_fm_id_SHIFT             0
740 #define lpfc_wq_db_ring_fm_id_MASK              0xFFFF
741 #define lpfc_wq_db_ring_fm_id_WORD              word0
742
743 #define LPFC_EQCQ_DOORBELL              0x0120
744 #define lpfc_eqcq_doorbell_se_SHIFT             31
745 #define lpfc_eqcq_doorbell_se_MASK              0x0001
746 #define lpfc_eqcq_doorbell_se_WORD              word0
747 #define LPFC_EQCQ_SOLICIT_ENABLE_OFF    0
748 #define LPFC_EQCQ_SOLICIT_ENABLE_ON     1
749 #define lpfc_eqcq_doorbell_arm_SHIFT            29
750 #define lpfc_eqcq_doorbell_arm_MASK             0x0001
751 #define lpfc_eqcq_doorbell_arm_WORD             word0
752 #define lpfc_eqcq_doorbell_num_released_SHIFT   16
753 #define lpfc_eqcq_doorbell_num_released_MASK    0x1FFF
754 #define lpfc_eqcq_doorbell_num_released_WORD    word0
755 #define lpfc_eqcq_doorbell_qt_SHIFT             10
756 #define lpfc_eqcq_doorbell_qt_MASK              0x0001
757 #define lpfc_eqcq_doorbell_qt_WORD              word0
758 #define LPFC_QUEUE_TYPE_COMPLETION      0
759 #define LPFC_QUEUE_TYPE_EVENT           1
760 #define lpfc_eqcq_doorbell_eqci_SHIFT           9
761 #define lpfc_eqcq_doorbell_eqci_MASK            0x0001
762 #define lpfc_eqcq_doorbell_eqci_WORD            word0
763 #define lpfc_eqcq_doorbell_cqid_lo_SHIFT        0
764 #define lpfc_eqcq_doorbell_cqid_lo_MASK         0x03FF
765 #define lpfc_eqcq_doorbell_cqid_lo_WORD         word0
766 #define lpfc_eqcq_doorbell_cqid_hi_SHIFT        11
767 #define lpfc_eqcq_doorbell_cqid_hi_MASK         0x001F
768 #define lpfc_eqcq_doorbell_cqid_hi_WORD         word0
769 #define lpfc_eqcq_doorbell_eqid_lo_SHIFT        0
770 #define lpfc_eqcq_doorbell_eqid_lo_MASK         0x01FF
771 #define lpfc_eqcq_doorbell_eqid_lo_WORD         word0
772 #define lpfc_eqcq_doorbell_eqid_hi_SHIFT        11
773 #define lpfc_eqcq_doorbell_eqid_hi_MASK         0x001F
774 #define lpfc_eqcq_doorbell_eqid_hi_WORD         word0
775 #define LPFC_CQID_HI_FIELD_SHIFT                10
776 #define LPFC_EQID_HI_FIELD_SHIFT                9
777
778 #define LPFC_BMBX                       0x0160
779 #define lpfc_bmbx_addr_SHIFT            2
780 #define lpfc_bmbx_addr_MASK             0x3FFFFFFF
781 #define lpfc_bmbx_addr_WORD             word0
782 #define lpfc_bmbx_hi_SHIFT              1
783 #define lpfc_bmbx_hi_MASK               0x0001
784 #define lpfc_bmbx_hi_WORD               word0
785 #define lpfc_bmbx_rdy_SHIFT             0
786 #define lpfc_bmbx_rdy_MASK              0x0001
787 #define lpfc_bmbx_rdy_WORD              word0
788
789 #define LPFC_MQ_DOORBELL                        0x0140
790 #define lpfc_mq_doorbell_num_posted_SHIFT       16
791 #define lpfc_mq_doorbell_num_posted_MASK        0x3FFF
792 #define lpfc_mq_doorbell_num_posted_WORD        word0
793 #define lpfc_mq_doorbell_id_SHIFT               0
794 #define lpfc_mq_doorbell_id_MASK                0xFFFF
795 #define lpfc_mq_doorbell_id_WORD                word0
796
797 struct lpfc_sli4_cfg_mhdr {
798         uint32_t word1;
799 #define lpfc_mbox_hdr_emb_SHIFT         0
800 #define lpfc_mbox_hdr_emb_MASK          0x00000001
801 #define lpfc_mbox_hdr_emb_WORD          word1
802 #define lpfc_mbox_hdr_sge_cnt_SHIFT     3
803 #define lpfc_mbox_hdr_sge_cnt_MASK      0x0000001F
804 #define lpfc_mbox_hdr_sge_cnt_WORD      word1
805         uint32_t payload_length;
806         uint32_t tag_lo;
807         uint32_t tag_hi;
808         uint32_t reserved5;
809 };
810
811 union lpfc_sli4_cfg_shdr {
812         struct {
813                 uint32_t word6;
814 #define lpfc_mbox_hdr_opcode_SHIFT      0
815 #define lpfc_mbox_hdr_opcode_MASK       0x000000FF
816 #define lpfc_mbox_hdr_opcode_WORD       word6
817 #define lpfc_mbox_hdr_subsystem_SHIFT   8
818 #define lpfc_mbox_hdr_subsystem_MASK    0x000000FF
819 #define lpfc_mbox_hdr_subsystem_WORD    word6
820 #define lpfc_mbox_hdr_port_number_SHIFT 16
821 #define lpfc_mbox_hdr_port_number_MASK  0x000000FF
822 #define lpfc_mbox_hdr_port_number_WORD  word6
823 #define lpfc_mbox_hdr_domain_SHIFT      24
824 #define lpfc_mbox_hdr_domain_MASK       0x000000FF
825 #define lpfc_mbox_hdr_domain_WORD       word6
826                 uint32_t timeout;
827                 uint32_t request_length;
828                 uint32_t word9;
829 #define lpfc_mbox_hdr_version_SHIFT     0
830 #define lpfc_mbox_hdr_version_MASK      0x000000FF
831 #define lpfc_mbox_hdr_version_WORD      word9
832 #define lpfc_mbox_hdr_pf_num_SHIFT      16
833 #define lpfc_mbox_hdr_pf_num_MASK       0x000000FF
834 #define lpfc_mbox_hdr_pf_num_WORD       word9
835 #define lpfc_mbox_hdr_vh_num_SHIFT      24
836 #define lpfc_mbox_hdr_vh_num_MASK       0x000000FF
837 #define lpfc_mbox_hdr_vh_num_WORD       word9
838 #define LPFC_Q_CREATE_VERSION_2 2
839 #define LPFC_Q_CREATE_VERSION_1 1
840 #define LPFC_Q_CREATE_VERSION_0 0
841 #define LPFC_OPCODE_VERSION_0   0
842 #define LPFC_OPCODE_VERSION_1   1
843         } request;
844         struct {
845                 uint32_t word6;
846 #define lpfc_mbox_hdr_opcode_SHIFT              0
847 #define lpfc_mbox_hdr_opcode_MASK               0x000000FF
848 #define lpfc_mbox_hdr_opcode_WORD               word6
849 #define lpfc_mbox_hdr_subsystem_SHIFT           8
850 #define lpfc_mbox_hdr_subsystem_MASK            0x000000FF
851 #define lpfc_mbox_hdr_subsystem_WORD            word6
852 #define lpfc_mbox_hdr_domain_SHIFT              24
853 #define lpfc_mbox_hdr_domain_MASK               0x000000FF
854 #define lpfc_mbox_hdr_domain_WORD               word6
855                 uint32_t word7;
856 #define lpfc_mbox_hdr_status_SHIFT              0
857 #define lpfc_mbox_hdr_status_MASK               0x000000FF
858 #define lpfc_mbox_hdr_status_WORD               word7
859 #define lpfc_mbox_hdr_add_status_SHIFT          8
860 #define lpfc_mbox_hdr_add_status_MASK           0x000000FF
861 #define lpfc_mbox_hdr_add_status_WORD           word7
862                 uint32_t response_length;
863                 uint32_t actual_response_length;
864         } response;
865 };
866
867 /* Mailbox Header structures.
868  * struct mbox_header is defined for first generation SLI4_CFG mailbox
869  * calls deployed for BE-based ports.
870  *
871  * struct sli4_mbox_header is defined for second generation SLI4
872  * ports that don't deploy the SLI4_CFG mechanism.
873  */
874 struct mbox_header {
875         struct lpfc_sli4_cfg_mhdr cfg_mhdr;
876         union  lpfc_sli4_cfg_shdr cfg_shdr;
877 };
878
879 #define LPFC_EXTENT_LOCAL               0
880 #define LPFC_TIMEOUT_DEFAULT            0
881 #define LPFC_EXTENT_VERSION_DEFAULT     0
882
883 /* Subsystem Definitions */
884 #define LPFC_MBOX_SUBSYSTEM_NA          0x0
885 #define LPFC_MBOX_SUBSYSTEM_COMMON      0x1
886 #define LPFC_MBOX_SUBSYSTEM_FCOE        0xC
887
888 /* Device Specific Definitions */
889
890 /* The HOST ENDIAN defines are in Big Endian format. */
891 #define HOST_ENDIAN_LOW_WORD0   0xFF3412FF
892 #define HOST_ENDIAN_HIGH_WORD1  0xFF7856FF
893
894 /* Common Opcodes */
895 #define LPFC_MBOX_OPCODE_NA                             0x00
896 #define LPFC_MBOX_OPCODE_CQ_CREATE                      0x0C
897 #define LPFC_MBOX_OPCODE_EQ_CREATE                      0x0D
898 #define LPFC_MBOX_OPCODE_MQ_CREATE                      0x15
899 #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES            0x20
900 #define LPFC_MBOX_OPCODE_NOP                            0x21
901 #define LPFC_MBOX_OPCODE_MODIFY_EQ_DELAY                0x29
902 #define LPFC_MBOX_OPCODE_MQ_DESTROY                     0x35
903 #define LPFC_MBOX_OPCODE_CQ_DESTROY                     0x36
904 #define LPFC_MBOX_OPCODE_EQ_DESTROY                     0x37
905 #define LPFC_MBOX_OPCODE_QUERY_FW_CFG                   0x3A
906 #define LPFC_MBOX_OPCODE_FUNCTION_RESET                 0x3D
907 #define LPFC_MBOX_OPCODE_SET_PHYSICAL_LINK_CONFIG       0x3E
908 #define LPFC_MBOX_OPCODE_SET_BOOT_CONFIG                0x43
909 #define LPFC_MBOX_OPCODE_GET_PORT_NAME                  0x4D
910 #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT                  0x5A
911 #define LPFC_MBOX_OPCODE_GET_VPD_DATA                   0x5B
912 #define LPFC_MBOX_OPCODE_SEND_ACTIVATION                0x73
913 #define LPFC_MBOX_OPCODE_RESET_LICENSES                 0x74
914 #define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO           0x9A
915 #define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT          0x9B
916 #define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT              0x9C
917 #define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT            0x9D
918 #define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG            0xA0
919 #define LPFC_MBOX_OPCODE_GET_PROFILE_CAPACITIES         0xA1
920 #define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG             0xA4
921 #define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG             0xA5
922 #define LPFC_MBOX_OPCODE_GET_PROFILE_LIST               0xA6
923 #define LPFC_MBOX_OPCODE_SET_ACT_PROFILE                0xA8
924 #define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG     0xA9
925 #define LPFC_MBOX_OPCODE_READ_OBJECT                    0xAB
926 #define LPFC_MBOX_OPCODE_WRITE_OBJECT                   0xAC
927 #define LPFC_MBOX_OPCODE_READ_OBJECT_LIST               0xAD
928 #define LPFC_MBOX_OPCODE_DELETE_OBJECT                  0xAE
929 #define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS            0xB5
930
931 /* FCoE Opcodes */
932 #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE                 0x01
933 #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY                0x02
934 #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES            0x03
935 #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES          0x04
936 #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE                 0x05
937 #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY                0x06
938 #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE            0x08
939 #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF                   0x09
940 #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF                0x0A
941 #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE         0x0B
942 #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF            0x10
943 #define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS       0x21
944 #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE           0x22
945 #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK        0x23
946
947 /* Mailbox command structures */
948 struct eq_context {
949         uint32_t word0;
950 #define lpfc_eq_context_size_SHIFT      31
951 #define lpfc_eq_context_size_MASK       0x00000001
952 #define lpfc_eq_context_size_WORD       word0
953 #define LPFC_EQE_SIZE_4                 0x0
954 #define LPFC_EQE_SIZE_16                0x1
955 #define lpfc_eq_context_valid_SHIFT     29
956 #define lpfc_eq_context_valid_MASK      0x00000001
957 #define lpfc_eq_context_valid_WORD      word0
958         uint32_t word1;
959 #define lpfc_eq_context_count_SHIFT     26
960 #define lpfc_eq_context_count_MASK      0x00000003
961 #define lpfc_eq_context_count_WORD      word1
962 #define LPFC_EQ_CNT_256         0x0
963 #define LPFC_EQ_CNT_512         0x1
964 #define LPFC_EQ_CNT_1024        0x2
965 #define LPFC_EQ_CNT_2048        0x3
966 #define LPFC_EQ_CNT_4096        0x4
967         uint32_t word2;
968 #define lpfc_eq_context_delay_multi_SHIFT       13
969 #define lpfc_eq_context_delay_multi_MASK        0x000003FF
970 #define lpfc_eq_context_delay_multi_WORD        word2
971         uint32_t reserved3;
972 };
973
974 struct eq_delay_info {
975         uint32_t eq_id;
976         uint32_t phase;
977         uint32_t delay_multi;
978 };
979 #define LPFC_MAX_EQ_DELAY       8
980
981 struct sgl_page_pairs {
982         uint32_t sgl_pg0_addr_lo;
983         uint32_t sgl_pg0_addr_hi;
984         uint32_t sgl_pg1_addr_lo;
985         uint32_t sgl_pg1_addr_hi;
986 };
987
988 struct lpfc_mbx_post_sgl_pages {
989         struct mbox_header header;
990         uint32_t word0;
991 #define lpfc_post_sgl_pages_xri_SHIFT   0
992 #define lpfc_post_sgl_pages_xri_MASK    0x0000FFFF
993 #define lpfc_post_sgl_pages_xri_WORD    word0
994 #define lpfc_post_sgl_pages_xricnt_SHIFT        16
995 #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
996 #define lpfc_post_sgl_pages_xricnt_WORD word0
997         struct sgl_page_pairs  sgl_pg_pairs[1];
998 };
999
1000 /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
1001 struct lpfc_mbx_post_uembed_sgl_page1 {
1002         union  lpfc_sli4_cfg_shdr cfg_shdr;
1003         uint32_t word0;
1004         struct sgl_page_pairs sgl_pg_pairs;
1005 };
1006
1007 struct lpfc_mbx_sge {
1008         uint32_t pa_lo;
1009         uint32_t pa_hi;
1010         uint32_t length;
1011 };
1012
1013 struct lpfc_mbx_nembed_cmd {
1014         struct lpfc_sli4_cfg_mhdr cfg_mhdr;
1015 #define LPFC_SLI4_MBX_SGE_MAX_PAGES     19
1016         struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
1017 };
1018
1019 struct lpfc_mbx_nembed_sge_virt {
1020         void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
1021 };
1022
1023 struct lpfc_mbx_eq_create {
1024         struct mbox_header header;
1025         union {
1026                 struct {
1027                         uint32_t word0;
1028 #define lpfc_mbx_eq_create_num_pages_SHIFT      0
1029 #define lpfc_mbx_eq_create_num_pages_MASK       0x0000FFFF
1030 #define lpfc_mbx_eq_create_num_pages_WORD       word0
1031                         struct eq_context context;
1032                         struct dma_address page[LPFC_MAX_EQ_PAGE];
1033                 } request;
1034                 struct {
1035                         uint32_t word0;
1036 #define lpfc_mbx_eq_create_q_id_SHIFT   0
1037 #define lpfc_mbx_eq_create_q_id_MASK    0x0000FFFF
1038 #define lpfc_mbx_eq_create_q_id_WORD    word0
1039                 } response;
1040         } u;
1041 };
1042
1043 struct lpfc_mbx_modify_eq_delay {
1044         struct mbox_header header;
1045         union {
1046                 struct {
1047                         uint32_t num_eq;
1048                         struct eq_delay_info eq[LPFC_MAX_EQ_DELAY];
1049                 } request;
1050                 struct {
1051                         uint32_t word0;
1052                 } response;
1053         } u;
1054 };
1055
1056 struct lpfc_mbx_eq_destroy {
1057         struct mbox_header header;
1058         union {
1059                 struct {
1060                         uint32_t word0;
1061 #define lpfc_mbx_eq_destroy_q_id_SHIFT  0
1062 #define lpfc_mbx_eq_destroy_q_id_MASK   0x0000FFFF
1063 #define lpfc_mbx_eq_destroy_q_id_WORD   word0
1064                 } request;
1065                 struct {
1066                         uint32_t word0;
1067                 } response;
1068         } u;
1069 };
1070
1071 struct lpfc_mbx_nop {
1072         struct mbox_header header;
1073         uint32_t context[2];
1074 };
1075
1076 struct cq_context {
1077         uint32_t word0;
1078 #define lpfc_cq_context_event_SHIFT     31
1079 #define lpfc_cq_context_event_MASK      0x00000001
1080 #define lpfc_cq_context_event_WORD      word0
1081 #define lpfc_cq_context_valid_SHIFT     29
1082 #define lpfc_cq_context_valid_MASK      0x00000001
1083 #define lpfc_cq_context_valid_WORD      word0
1084 #define lpfc_cq_context_count_SHIFT     27
1085 #define lpfc_cq_context_count_MASK      0x00000003
1086 #define lpfc_cq_context_count_WORD      word0
1087 #define LPFC_CQ_CNT_256         0x0
1088 #define LPFC_CQ_CNT_512         0x1
1089 #define LPFC_CQ_CNT_1024        0x2
1090         uint32_t word1;
1091 #define lpfc_cq_eq_id_SHIFT             22      /* Version 0 Only */
1092 #define lpfc_cq_eq_id_MASK              0x000000FF
1093 #define lpfc_cq_eq_id_WORD              word1
1094 #define lpfc_cq_eq_id_2_SHIFT           0       /* Version 2 Only */
1095 #define lpfc_cq_eq_id_2_MASK            0x0000FFFF
1096 #define lpfc_cq_eq_id_2_WORD            word1
1097         uint32_t reserved0;
1098         uint32_t reserved1;
1099 };
1100
1101 struct lpfc_mbx_cq_create {
1102         struct mbox_header header;
1103         union {
1104                 struct {
1105                         uint32_t word0;
1106 #define lpfc_mbx_cq_create_page_size_SHIFT      16      /* Version 2 Only */
1107 #define lpfc_mbx_cq_create_page_size_MASK       0x000000FF
1108 #define lpfc_mbx_cq_create_page_size_WORD       word0
1109 #define lpfc_mbx_cq_create_num_pages_SHIFT      0
1110 #define lpfc_mbx_cq_create_num_pages_MASK       0x0000FFFF
1111 #define lpfc_mbx_cq_create_num_pages_WORD       word0
1112                         struct cq_context context;
1113                         struct dma_address page[LPFC_MAX_CQ_PAGE];
1114                 } request;
1115                 struct {
1116                         uint32_t word0;
1117 #define lpfc_mbx_cq_create_q_id_SHIFT   0
1118 #define lpfc_mbx_cq_create_q_id_MASK    0x0000FFFF
1119 #define lpfc_mbx_cq_create_q_id_WORD    word0
1120                 } response;
1121         } u;
1122 };
1123
1124 struct lpfc_mbx_cq_destroy {
1125         struct mbox_header header;
1126         union {
1127                 struct {
1128                         uint32_t word0;
1129 #define lpfc_mbx_cq_destroy_q_id_SHIFT  0
1130 #define lpfc_mbx_cq_destroy_q_id_MASK   0x0000FFFF
1131 #define lpfc_mbx_cq_destroy_q_id_WORD   word0
1132                 } request;
1133                 struct {
1134                         uint32_t word0;
1135                 } response;
1136         } u;
1137 };
1138
1139 struct wq_context {
1140         uint32_t reserved0;
1141         uint32_t reserved1;
1142         uint32_t reserved2;
1143         uint32_t reserved3;
1144 };
1145
1146 struct lpfc_mbx_wq_create {
1147         struct mbox_header header;
1148         union {
1149                 struct {        /* Version 0 Request */
1150                         uint32_t word0;
1151 #define lpfc_mbx_wq_create_num_pages_SHIFT      0
1152 #define lpfc_mbx_wq_create_num_pages_MASK       0x000000FF
1153 #define lpfc_mbx_wq_create_num_pages_WORD       word0
1154 #define lpfc_mbx_wq_create_dua_SHIFT            8
1155 #define lpfc_mbx_wq_create_dua_MASK             0x00000001
1156 #define lpfc_mbx_wq_create_dua_WORD             word0
1157 #define lpfc_mbx_wq_create_cq_id_SHIFT          16
1158 #define lpfc_mbx_wq_create_cq_id_MASK           0x0000FFFF
1159 #define lpfc_mbx_wq_create_cq_id_WORD           word0
1160                         struct dma_address page[LPFC_MAX_WQ_PAGE_V0];
1161                         uint32_t word9;
1162 #define lpfc_mbx_wq_create_bua_SHIFT            0
1163 #define lpfc_mbx_wq_create_bua_MASK             0x00000001
1164 #define lpfc_mbx_wq_create_bua_WORD             word9
1165 #define lpfc_mbx_wq_create_ulp_num_SHIFT        8
1166 #define lpfc_mbx_wq_create_ulp_num_MASK         0x000000FF
1167 #define lpfc_mbx_wq_create_ulp_num_WORD         word9
1168                 } request;
1169                 struct {        /* Version 1 Request */
1170                         uint32_t word0; /* Word 0 is the same as in v0 */
1171                         uint32_t word1;
1172 #define lpfc_mbx_wq_create_page_size_SHIFT      0
1173 #define lpfc_mbx_wq_create_page_size_MASK       0x000000FF
1174 #define lpfc_mbx_wq_create_page_size_WORD       word1
1175 #define lpfc_mbx_wq_create_wqe_size_SHIFT       8
1176 #define lpfc_mbx_wq_create_wqe_size_MASK        0x0000000F
1177 #define lpfc_mbx_wq_create_wqe_size_WORD        word1
1178 #define LPFC_WQ_WQE_SIZE_64     0x5
1179 #define LPFC_WQ_WQE_SIZE_128    0x6
1180 #define lpfc_mbx_wq_create_wqe_count_SHIFT      16
1181 #define lpfc_mbx_wq_create_wqe_count_MASK       0x0000FFFF
1182 #define lpfc_mbx_wq_create_wqe_count_WORD       word1
1183                         uint32_t word2;
1184                         struct dma_address page[LPFC_MAX_WQ_PAGE-1];
1185                 } request_1;
1186                 struct {
1187                         uint32_t word0;
1188 #define lpfc_mbx_wq_create_q_id_SHIFT   0
1189 #define lpfc_mbx_wq_create_q_id_MASK    0x0000FFFF
1190 #define lpfc_mbx_wq_create_q_id_WORD    word0
1191                         uint32_t doorbell_offset;
1192                         uint32_t word2;
1193 #define lpfc_mbx_wq_create_bar_set_SHIFT        0
1194 #define lpfc_mbx_wq_create_bar_set_MASK         0x0000FFFF
1195 #define lpfc_mbx_wq_create_bar_set_WORD         word2
1196 #define WQ_PCI_BAR_0_AND_1      0x00
1197 #define WQ_PCI_BAR_2_AND_3      0x01
1198 #define WQ_PCI_BAR_4_AND_5      0x02
1199 #define lpfc_mbx_wq_create_db_format_SHIFT      16
1200 #define lpfc_mbx_wq_create_db_format_MASK       0x0000FFFF
1201 #define lpfc_mbx_wq_create_db_format_WORD       word2
1202                 } response;
1203         } u;
1204 };
1205
1206 struct lpfc_mbx_wq_destroy {
1207         struct mbox_header header;
1208         union {
1209                 struct {
1210                         uint32_t word0;
1211 #define lpfc_mbx_wq_destroy_q_id_SHIFT  0
1212 #define lpfc_mbx_wq_destroy_q_id_MASK   0x0000FFFF
1213 #define lpfc_mbx_wq_destroy_q_id_WORD   word0
1214                 } request;
1215                 struct {
1216                         uint32_t word0;
1217                 } response;
1218         } u;
1219 };
1220
1221 #define LPFC_HDR_BUF_SIZE 128
1222 #define LPFC_DATA_BUF_SIZE 2048
1223 struct rq_context {
1224         uint32_t word0;
1225 #define lpfc_rq_context_rqe_count_SHIFT 16      /* Version 0 Only */
1226 #define lpfc_rq_context_rqe_count_MASK  0x0000000F
1227 #define lpfc_rq_context_rqe_count_WORD  word0
1228 #define LPFC_RQ_RING_SIZE_512           9       /* 512 entries */
1229 #define LPFC_RQ_RING_SIZE_1024          10      /* 1024 entries */
1230 #define LPFC_RQ_RING_SIZE_2048          11      /* 2048 entries */
1231 #define LPFC_RQ_RING_SIZE_4096          12      /* 4096 entries */
1232 #define lpfc_rq_context_rqe_count_1_SHIFT       16      /* Version 1 Only */
1233 #define lpfc_rq_context_rqe_count_1_MASK        0x0000FFFF
1234 #define lpfc_rq_context_rqe_count_1_WORD        word0
1235 #define lpfc_rq_context_rqe_size_SHIFT  8               /* Version 1 Only */
1236 #define lpfc_rq_context_rqe_size_MASK   0x0000000F
1237 #define lpfc_rq_context_rqe_size_WORD   word0
1238 #define LPFC_RQE_SIZE_8         2
1239 #define LPFC_RQE_SIZE_16        3
1240 #define LPFC_RQE_SIZE_32        4
1241 #define LPFC_RQE_SIZE_64        5
1242 #define LPFC_RQE_SIZE_128       6
1243 #define lpfc_rq_context_page_size_SHIFT 0               /* Version 1 Only */
1244 #define lpfc_rq_context_page_size_MASK  0x000000FF
1245 #define lpfc_rq_context_page_size_WORD  word0
1246         uint32_t reserved1;
1247         uint32_t word2;
1248 #define lpfc_rq_context_cq_id_SHIFT     16
1249 #define lpfc_rq_context_cq_id_MASK      0x000003FF
1250 #define lpfc_rq_context_cq_id_WORD      word2
1251 #define lpfc_rq_context_buf_size_SHIFT  0
1252 #define lpfc_rq_context_buf_size_MASK   0x0000FFFF
1253 #define lpfc_rq_context_buf_size_WORD   word2
1254         uint32_t buffer_size;                           /* Version 1 Only */
1255 };
1256
1257 struct lpfc_mbx_rq_create {
1258         struct mbox_header header;
1259         union {
1260                 struct {
1261                         uint32_t word0;
1262 #define lpfc_mbx_rq_create_num_pages_SHIFT      0
1263 #define lpfc_mbx_rq_create_num_pages_MASK       0x0000FFFF
1264 #define lpfc_mbx_rq_create_num_pages_WORD       word0
1265 #define lpfc_mbx_rq_create_dua_SHIFT            16
1266 #define lpfc_mbx_rq_create_dua_MASK             0x00000001
1267 #define lpfc_mbx_rq_create_dua_WORD             word0
1268 #define lpfc_mbx_rq_create_bqu_SHIFT            17
1269 #define lpfc_mbx_rq_create_bqu_MASK             0x00000001
1270 #define lpfc_mbx_rq_create_bqu_WORD             word0
1271 #define lpfc_mbx_rq_create_ulp_num_SHIFT        24
1272 #define lpfc_mbx_rq_create_ulp_num_MASK         0x000000FF
1273 #define lpfc_mbx_rq_create_ulp_num_WORD         word0
1274                         struct rq_context context;
1275                         struct dma_address page[LPFC_MAX_WQ_PAGE];
1276                 } request;
1277                 struct {
1278                         uint32_t word0;
1279 #define lpfc_mbx_rq_create_q_id_SHIFT           0
1280 #define lpfc_mbx_rq_create_q_id_MASK            0x0000FFFF
1281 #define lpfc_mbx_rq_create_q_id_WORD            word0
1282                         uint32_t doorbell_offset;
1283                         uint32_t word2;
1284 #define lpfc_mbx_rq_create_bar_set_SHIFT        0
1285 #define lpfc_mbx_rq_create_bar_set_MASK         0x0000FFFF
1286 #define lpfc_mbx_rq_create_bar_set_WORD         word2
1287 #define lpfc_mbx_rq_create_db_format_SHIFT      16
1288 #define lpfc_mbx_rq_create_db_format_MASK       0x0000FFFF
1289 #define lpfc_mbx_rq_create_db_format_WORD       word2
1290                 } response;
1291         } u;
1292 };
1293
1294 struct lpfc_mbx_rq_destroy {
1295         struct mbox_header header;
1296         union {
1297                 struct {
1298                         uint32_t word0;
1299 #define lpfc_mbx_rq_destroy_q_id_SHIFT  0
1300 #define lpfc_mbx_rq_destroy_q_id_MASK   0x0000FFFF
1301 #define lpfc_mbx_rq_destroy_q_id_WORD   word0
1302                 } request;
1303                 struct {
1304                         uint32_t word0;
1305                 } response;
1306         } u;
1307 };
1308
1309 struct mq_context {
1310         uint32_t word0;
1311 #define lpfc_mq_context_cq_id_SHIFT     22      /* Version 0 Only */
1312 #define lpfc_mq_context_cq_id_MASK      0x000003FF
1313 #define lpfc_mq_context_cq_id_WORD      word0
1314 #define lpfc_mq_context_ring_size_SHIFT 16
1315 #define lpfc_mq_context_ring_size_MASK  0x0000000F
1316 #define lpfc_mq_context_ring_size_WORD  word0
1317 #define LPFC_MQ_RING_SIZE_16            0x5
1318 #define LPFC_MQ_RING_SIZE_32            0x6
1319 #define LPFC_MQ_RING_SIZE_64            0x7
1320 #define LPFC_MQ_RING_SIZE_128           0x8
1321         uint32_t word1;
1322 #define lpfc_mq_context_valid_SHIFT     31
1323 #define lpfc_mq_context_valid_MASK      0x00000001
1324 #define lpfc_mq_context_valid_WORD      word1
1325         uint32_t reserved2;
1326         uint32_t reserved3;
1327 };
1328
1329 struct lpfc_mbx_mq_create {
1330         struct mbox_header header;
1331         union {
1332                 struct {
1333                         uint32_t word0;
1334 #define lpfc_mbx_mq_create_num_pages_SHIFT      0
1335 #define lpfc_mbx_mq_create_num_pages_MASK       0x0000FFFF
1336 #define lpfc_mbx_mq_create_num_pages_WORD       word0
1337                         struct mq_context context;
1338                         struct dma_address page[LPFC_MAX_MQ_PAGE];
1339                 } request;
1340                 struct {
1341                         uint32_t word0;
1342 #define lpfc_mbx_mq_create_q_id_SHIFT   0
1343 #define lpfc_mbx_mq_create_q_id_MASK    0x0000FFFF
1344 #define lpfc_mbx_mq_create_q_id_WORD    word0
1345                 } response;
1346         } u;
1347 };
1348
1349 struct lpfc_mbx_mq_create_ext {
1350         struct mbox_header header;
1351         union {
1352                 struct {
1353                         uint32_t word0;
1354 #define lpfc_mbx_mq_create_ext_num_pages_SHIFT  0
1355 #define lpfc_mbx_mq_create_ext_num_pages_MASK   0x0000FFFF
1356 #define lpfc_mbx_mq_create_ext_num_pages_WORD   word0
1357 #define lpfc_mbx_mq_create_ext_cq_id_SHIFT      16      /* Version 1 Only */
1358 #define lpfc_mbx_mq_create_ext_cq_id_MASK       0x0000FFFF
1359 #define lpfc_mbx_mq_create_ext_cq_id_WORD       word0
1360                         uint32_t async_evt_bmap;
1361 #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT     LPFC_TRAILER_CODE_LINK
1362 #define lpfc_mbx_mq_create_ext_async_evt_link_MASK      0x00000001
1363 #define lpfc_mbx_mq_create_ext_async_evt_link_WORD      async_evt_bmap
1364 #define LPFC_EVT_CODE_LINK_NO_LINK      0x0
1365 #define LPFC_EVT_CODE_LINK_10_MBIT      0x1
1366 #define LPFC_EVT_CODE_LINK_100_MBIT     0x2
1367 #define LPFC_EVT_CODE_LINK_1_GBIT       0x3
1368 #define LPFC_EVT_CODE_LINK_10_GBIT      0x4
1369 #define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT      LPFC_TRAILER_CODE_FCOE
1370 #define lpfc_mbx_mq_create_ext_async_evt_fip_MASK       0x00000001
1371 #define lpfc_mbx_mq_create_ext_async_evt_fip_WORD       async_evt_bmap
1372 #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT   LPFC_TRAILER_CODE_GRP5
1373 #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK    0x00000001
1374 #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD    async_evt_bmap
1375 #define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT       LPFC_TRAILER_CODE_FC
1376 #define lpfc_mbx_mq_create_ext_async_evt_fc_MASK        0x00000001
1377 #define lpfc_mbx_mq_create_ext_async_evt_fc_WORD        async_evt_bmap
1378 #define LPFC_EVT_CODE_FC_NO_LINK        0x0
1379 #define LPFC_EVT_CODE_FC_1_GBAUD        0x1
1380 #define LPFC_EVT_CODE_FC_2_GBAUD        0x2
1381 #define LPFC_EVT_CODE_FC_4_GBAUD        0x4
1382 #define LPFC_EVT_CODE_FC_8_GBAUD        0x8
1383 #define LPFC_EVT_CODE_FC_10_GBAUD       0xA
1384 #define LPFC_EVT_CODE_FC_16_GBAUD       0x10
1385 #define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT      LPFC_TRAILER_CODE_SLI
1386 #define lpfc_mbx_mq_create_ext_async_evt_sli_MASK       0x00000001
1387 #define lpfc_mbx_mq_create_ext_async_evt_sli_WORD       async_evt_bmap
1388                         struct mq_context context;
1389                         struct dma_address page[LPFC_MAX_MQ_PAGE];
1390                 } request;
1391                 struct {
1392                         uint32_t word0;
1393 #define lpfc_mbx_mq_create_q_id_SHIFT   0
1394 #define lpfc_mbx_mq_create_q_id_MASK    0x0000FFFF
1395 #define lpfc_mbx_mq_create_q_id_WORD    word0
1396                 } response;
1397         } u;
1398 #define LPFC_ASYNC_EVENT_LINK_STATE     0x2
1399 #define LPFC_ASYNC_EVENT_FCF_STATE      0x4
1400 #define LPFC_ASYNC_EVENT_GROUP5         0x20
1401 };
1402
1403 struct lpfc_mbx_mq_destroy {
1404         struct mbox_header header;
1405         union {
1406                 struct {
1407                         uint32_t word0;
1408 #define lpfc_mbx_mq_destroy_q_id_SHIFT  0
1409 #define lpfc_mbx_mq_destroy_q_id_MASK   0x0000FFFF
1410 #define lpfc_mbx_mq_destroy_q_id_WORD   word0
1411                 } request;
1412                 struct {
1413                         uint32_t word0;
1414                 } response;
1415         } u;
1416 };
1417
1418 /* Start Gen 2 SLI4 Mailbox definitions: */
1419
1420 /* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
1421 #define LPFC_RSC_TYPE_FCOE_VFI  0x20
1422 #define LPFC_RSC_TYPE_FCOE_VPI  0x21
1423 #define LPFC_RSC_TYPE_FCOE_RPI  0x22
1424 #define LPFC_RSC_TYPE_FCOE_XRI  0x23
1425
1426 struct lpfc_mbx_get_rsrc_extent_info {
1427         struct mbox_header header;
1428         union {
1429                 struct {
1430                         uint32_t word4;
1431 #define lpfc_mbx_get_rsrc_extent_info_type_SHIFT        0
1432 #define lpfc_mbx_get_rsrc_extent_info_type_MASK         0x0000FFFF
1433 #define lpfc_mbx_get_rsrc_extent_info_type_WORD         word4
1434                 } req;
1435                 struct {
1436                         uint32_t word4;
1437 #define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT         0
1438 #define lpfc_mbx_get_rsrc_extent_info_cnt_MASK          0x0000FFFF
1439 #define lpfc_mbx_get_rsrc_extent_info_cnt_WORD          word4
1440 #define lpfc_mbx_get_rsrc_extent_info_size_SHIFT        16
1441 #define lpfc_mbx_get_rsrc_extent_info_size_MASK         0x0000FFFF
1442 #define lpfc_mbx_get_rsrc_extent_info_size_WORD         word4
1443                 } rsp;
1444         } u;
1445 };
1446
1447 struct lpfc_mbx_query_fw_config {
1448         struct mbox_header header;
1449         struct {
1450                 uint32_t config_number;
1451 #define LPFC_FC_FCOE            0x00000007
1452                 uint32_t asic_revision;
1453                 uint32_t physical_port;
1454                 uint32_t function_mode;
1455 #define LPFC_FCOE_INI_MODE      0x00000040
1456 #define LPFC_FCOE_TGT_MODE      0x00000080
1457 #define LPFC_DUA_MODE           0x00000800
1458                 uint32_t ulp0_mode;
1459 #define LPFC_ULP_FCOE_INIT_MODE 0x00000040
1460 #define LPFC_ULP_FCOE_TGT_MODE  0x00000080
1461                 uint32_t ulp0_nap_words[12];
1462                 uint32_t ulp1_mode;
1463                 uint32_t ulp1_nap_words[12];
1464                 uint32_t function_capabilities;
1465                 uint32_t cqid_base;
1466                 uint32_t cqid_tot;
1467                 uint32_t eqid_base;
1468                 uint32_t eqid_tot;
1469                 uint32_t ulp0_nap2_words[2];
1470                 uint32_t ulp1_nap2_words[2];
1471         } rsp;
1472 };
1473
1474 struct lpfc_id_range {
1475         uint32_t word5;
1476 #define lpfc_mbx_rsrc_id_word4_0_SHIFT  0
1477 #define lpfc_mbx_rsrc_id_word4_0_MASK   0x0000FFFF
1478 #define lpfc_mbx_rsrc_id_word4_0_WORD   word5
1479 #define lpfc_mbx_rsrc_id_word4_1_SHIFT  16
1480 #define lpfc_mbx_rsrc_id_word4_1_MASK   0x0000FFFF
1481 #define lpfc_mbx_rsrc_id_word4_1_WORD   word5
1482 };
1483
1484 struct lpfc_mbx_set_link_diag_state {
1485         struct mbox_header header;
1486         union {
1487                 struct {
1488                         uint32_t word0;
1489 #define lpfc_mbx_set_diag_state_diag_SHIFT      0
1490 #define lpfc_mbx_set_diag_state_diag_MASK       0x00000001
1491 #define lpfc_mbx_set_diag_state_diag_WORD       word0
1492 #define lpfc_mbx_set_diag_state_diag_bit_valid_SHIFT    2
1493 #define lpfc_mbx_set_diag_state_diag_bit_valid_MASK     0x00000001
1494 #define lpfc_mbx_set_diag_state_diag_bit_valid_WORD     word0
1495 #define LPFC_DIAG_STATE_DIAG_BIT_VALID_NO_CHANGE        0
1496 #define LPFC_DIAG_STATE_DIAG_BIT_VALID_CHANGE           1
1497 #define lpfc_mbx_set_diag_state_link_num_SHIFT  16
1498 #define lpfc_mbx_set_diag_state_link_num_MASK   0x0000003F
1499 #define lpfc_mbx_set_diag_state_link_num_WORD   word0
1500 #define lpfc_mbx_set_diag_state_link_type_SHIFT 22
1501 #define lpfc_mbx_set_diag_state_link_type_MASK  0x00000003
1502 #define lpfc_mbx_set_diag_state_link_type_WORD  word0
1503                 } req;
1504                 struct {
1505                         uint32_t word0;
1506                 } rsp;
1507         } u;
1508 };
1509
1510 struct lpfc_mbx_set_link_diag_loopback {
1511         struct mbox_header header;
1512         union {
1513                 struct {
1514                         uint32_t word0;
1515 #define lpfc_mbx_set_diag_lpbk_type_SHIFT       0
1516 #define lpfc_mbx_set_diag_lpbk_type_MASK        0x00000003
1517 #define lpfc_mbx_set_diag_lpbk_type_WORD        word0
1518 #define LPFC_DIAG_LOOPBACK_TYPE_DISABLE         0x0
1519 #define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL        0x1
1520 #define LPFC_DIAG_LOOPBACK_TYPE_SERDES          0x2
1521 #define lpfc_mbx_set_diag_lpbk_link_num_SHIFT   16
1522 #define lpfc_mbx_set_diag_lpbk_link_num_MASK    0x0000003F
1523 #define lpfc_mbx_set_diag_lpbk_link_num_WORD    word0
1524 #define lpfc_mbx_set_diag_lpbk_link_type_SHIFT  22
1525 #define lpfc_mbx_set_diag_lpbk_link_type_MASK   0x00000003
1526 #define lpfc_mbx_set_diag_lpbk_link_type_WORD   word0
1527                 } req;
1528                 struct {
1529                         uint32_t word0;
1530                 } rsp;
1531         } u;
1532 };
1533
1534 struct lpfc_mbx_run_link_diag_test {
1535         struct mbox_header header;
1536         union {
1537                 struct {
1538                         uint32_t word0;
1539 #define lpfc_mbx_run_diag_test_link_num_SHIFT   16
1540 #define lpfc_mbx_run_diag_test_link_num_MASK    0x0000003F
1541 #define lpfc_mbx_run_diag_test_link_num_WORD    word0
1542 #define lpfc_mbx_run_diag_test_link_type_SHIFT  22
1543 #define lpfc_mbx_run_diag_test_link_type_MASK   0x00000003
1544 #define lpfc_mbx_run_diag_test_link_type_WORD   word0
1545                         uint32_t word1;
1546 #define lpfc_mbx_run_diag_test_test_id_SHIFT    0
1547 #define lpfc_mbx_run_diag_test_test_id_MASK     0x0000FFFF
1548 #define lpfc_mbx_run_diag_test_test_id_WORD     word1
1549 #define lpfc_mbx_run_diag_test_loops_SHIFT      16
1550 #define lpfc_mbx_run_diag_test_loops_MASK       0x0000FFFF
1551 #define lpfc_mbx_run_diag_test_loops_WORD       word1
1552                         uint32_t word2;
1553 #define lpfc_mbx_run_diag_test_test_ver_SHIFT   0
1554 #define lpfc_mbx_run_diag_test_test_ver_MASK    0x0000FFFF
1555 #define lpfc_mbx_run_diag_test_test_ver_WORD    word2
1556 #define lpfc_mbx_run_diag_test_err_act_SHIFT    16
1557 #define lpfc_mbx_run_diag_test_err_act_MASK     0x000000FF
1558 #define lpfc_mbx_run_diag_test_err_act_WORD     word2
1559                 } req;
1560                 struct {
1561                         uint32_t word0;
1562                 } rsp;
1563         } u;
1564 };
1565
1566 /*
1567  * struct lpfc_mbx_alloc_rsrc_extents:
1568  * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
1569  * 6 words of header + 4 words of shared subcommand header +
1570  * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
1571  *
1572  * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
1573  * for extents payload.
1574  *
1575  * 212/2 (bytes per extent) = 106 extents.
1576  * 106/2 (extents per word) = 53 words.
1577  * lpfc_id_range id is statically size to 53.
1578  *
1579  * This mailbox definition is used for ALLOC or GET_ALLOCATED
1580  * extent ranges.  For ALLOC, the type and cnt are required.
1581  * For GET_ALLOCATED, only the type is required.
1582  */
1583 struct lpfc_mbx_alloc_rsrc_extents {
1584         struct mbox_header header;
1585         union {
1586                 struct {
1587                         uint32_t word4;
1588 #define lpfc_mbx_alloc_rsrc_extents_type_SHIFT  0
1589 #define lpfc_mbx_alloc_rsrc_extents_type_MASK   0x0000FFFF
1590 #define lpfc_mbx_alloc_rsrc_extents_type_WORD   word4
1591 #define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT   16
1592 #define lpfc_mbx_alloc_rsrc_extents_cnt_MASK    0x0000FFFF
1593 #define lpfc_mbx_alloc_rsrc_extents_cnt_WORD    word4
1594                 } req;
1595                 struct {
1596                         uint32_t word4;
1597 #define lpfc_mbx_rsrc_cnt_SHIFT 0
1598 #define lpfc_mbx_rsrc_cnt_MASK  0x0000FFFF
1599 #define lpfc_mbx_rsrc_cnt_WORD  word4
1600                         struct lpfc_id_range id[53];
1601                 } rsp;
1602         } u;
1603 };
1604
1605 /*
1606  * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
1607  * structure shares the same SHIFT/MASK/WORD defines provided in the
1608  * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
1609  * the structures defined above.  This non-embedded structure provides for the
1610  * maximum number of extents supported by the port.
1611  */
1612 struct lpfc_mbx_nembed_rsrc_extent {
1613         union  lpfc_sli4_cfg_shdr cfg_shdr;
1614         uint32_t word4;
1615         struct lpfc_id_range id;
1616 };
1617
1618 struct lpfc_mbx_dealloc_rsrc_extents {
1619         struct mbox_header header;
1620         struct {
1621                 uint32_t word4;
1622 #define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT        0
1623 #define lpfc_mbx_dealloc_rsrc_extents_type_MASK         0x0000FFFF
1624 #define lpfc_mbx_dealloc_rsrc_extents_type_WORD         word4
1625         } req;
1626
1627 };
1628
1629 /* Start SLI4 FCoE specific mbox structures. */
1630
1631 struct lpfc_mbx_post_hdr_tmpl {
1632         struct mbox_header header;
1633         uint32_t word10;
1634 #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT  0
1635 #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK   0x0000FFFF
1636 #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD   word10
1637 #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT   16
1638 #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK    0x0000FFFF
1639 #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD    word10
1640         uint32_t rpi_paddr_lo;
1641         uint32_t rpi_paddr_hi;
1642 };
1643
1644 struct sli4_sge {       /* SLI-4 */
1645         uint32_t addr_hi;
1646         uint32_t addr_lo;
1647
1648         uint32_t word2;
1649 #define lpfc_sli4_sge_offset_SHIFT      0
1650 #define lpfc_sli4_sge_offset_MASK       0x07FFFFFF
1651 #define lpfc_sli4_sge_offset_WORD       word2
1652 #define lpfc_sli4_sge_type_SHIFT        27
1653 #define lpfc_sli4_sge_type_MASK         0x0000000F
1654 #define lpfc_sli4_sge_type_WORD         word2
1655 #define LPFC_SGE_TYPE_DATA              0x0
1656 #define LPFC_SGE_TYPE_DIF               0x4
1657 #define LPFC_SGE_TYPE_LSP               0x5
1658 #define LPFC_SGE_TYPE_PEDIF             0x6
1659 #define LPFC_SGE_TYPE_PESEED            0x7
1660 #define LPFC_SGE_TYPE_DISEED            0x8
1661 #define LPFC_SGE_TYPE_ENC               0x9
1662 #define LPFC_SGE_TYPE_ATM               0xA
1663 #define LPFC_SGE_TYPE_SKIP              0xC
1664 #define lpfc_sli4_sge_last_SHIFT        31 /* Last SEG in the SGL sets it */
1665 #define lpfc_sli4_sge_last_MASK         0x00000001
1666 #define lpfc_sli4_sge_last_WORD         word2
1667         uint32_t sge_len;
1668 };
1669
1670 struct sli4_sge_diseed {        /* SLI-4 */
1671         uint32_t ref_tag;
1672         uint32_t ref_tag_tran;
1673
1674         uint32_t word2;
1675 #define lpfc_sli4_sge_dif_apptran_SHIFT 0
1676 #define lpfc_sli4_sge_dif_apptran_MASK  0x0000FFFF
1677 #define lpfc_sli4_sge_dif_apptran_WORD  word2
1678 #define lpfc_sli4_sge_dif_af_SHIFT      24
1679 #define lpfc_sli4_sge_dif_af_MASK       0x00000001
1680 #define lpfc_sli4_sge_dif_af_WORD       word2
1681 #define lpfc_sli4_sge_dif_na_SHIFT      25
1682 #define lpfc_sli4_sge_dif_na_MASK       0x00000001
1683 #define lpfc_sli4_sge_dif_na_WORD       word2
1684 #define lpfc_sli4_sge_dif_hi_SHIFT      26
1685 #define lpfc_sli4_sge_dif_hi_MASK       0x00000001
1686 #define lpfc_sli4_sge_dif_hi_WORD       word2
1687 #define lpfc_sli4_sge_dif_type_SHIFT    27
1688 #define lpfc_sli4_sge_dif_type_MASK     0x0000000F
1689 #define lpfc_sli4_sge_dif_type_WORD     word2
1690 #define lpfc_sli4_sge_dif_last_SHIFT    31 /* Last SEG in the SGL sets it */
1691 #define lpfc_sli4_sge_dif_last_MASK     0x00000001
1692 #define lpfc_sli4_sge_dif_last_WORD     word2
1693         uint32_t word3;
1694 #define lpfc_sli4_sge_dif_apptag_SHIFT  0
1695 #define lpfc_sli4_sge_dif_apptag_MASK   0x0000FFFF
1696 #define lpfc_sli4_sge_dif_apptag_WORD   word3
1697 #define lpfc_sli4_sge_dif_bs_SHIFT      16
1698 #define lpfc_sli4_sge_dif_bs_MASK       0x00000007
1699 #define lpfc_sli4_sge_dif_bs_WORD       word3
1700 #define lpfc_sli4_sge_dif_ai_SHIFT      19
1701 #define lpfc_sli4_sge_dif_ai_MASK       0x00000001
1702 #define lpfc_sli4_sge_dif_ai_WORD       word3
1703 #define lpfc_sli4_sge_dif_me_SHIFT      20
1704 #define lpfc_sli4_sge_dif_me_MASK       0x00000001
1705 #define lpfc_sli4_sge_dif_me_WORD       word3
1706 #define lpfc_sli4_sge_dif_re_SHIFT      21
1707 #define lpfc_sli4_sge_dif_re_MASK       0x00000001
1708 #define lpfc_sli4_sge_dif_re_WORD       word3
1709 #define lpfc_sli4_sge_dif_ce_SHIFT      22
1710 #define lpfc_sli4_sge_dif_ce_MASK       0x00000001
1711 #define lpfc_sli4_sge_dif_ce_WORD       word3
1712 #define lpfc_sli4_sge_dif_nr_SHIFT      23
1713 #define lpfc_sli4_sge_dif_nr_MASK       0x00000001
1714 #define lpfc_sli4_sge_dif_nr_WORD       word3
1715 #define lpfc_sli4_sge_dif_oprx_SHIFT    24
1716 #define lpfc_sli4_sge_dif_oprx_MASK     0x0000000F
1717 #define lpfc_sli4_sge_dif_oprx_WORD     word3
1718 #define lpfc_sli4_sge_dif_optx_SHIFT    28
1719 #define lpfc_sli4_sge_dif_optx_MASK     0x0000000F
1720 #define lpfc_sli4_sge_dif_optx_WORD     word3
1721 /* optx and oprx use BG_OP_IN defines in lpfc_hw.h */
1722 };
1723
1724 struct fcf_record {
1725         uint32_t max_rcv_size;
1726         uint32_t fka_adv_period;
1727         uint32_t fip_priority;
1728         uint32_t word3;
1729 #define lpfc_fcf_record_mac_0_SHIFT             0
1730 #define lpfc_fcf_record_mac_0_MASK              0x000000FF
1731 #define lpfc_fcf_record_mac_0_WORD              word3
1732 #define lpfc_fcf_record_mac_1_SHIFT             8
1733 #define lpfc_fcf_record_mac_1_MASK              0x000000FF
1734 #define lpfc_fcf_record_mac_1_WORD              word3
1735 #define lpfc_fcf_record_mac_2_SHIFT             16
1736 #define lpfc_fcf_record_mac_2_MASK              0x000000FF
1737 #define lpfc_fcf_record_mac_2_WORD              word3
1738 #define lpfc_fcf_record_mac_3_SHIFT             24
1739 #define lpfc_fcf_record_mac_3_MASK              0x000000FF
1740 #define lpfc_fcf_record_mac_3_WORD              word3
1741         uint32_t word4;
1742 #define lpfc_fcf_record_mac_4_SHIFT             0
1743 #define lpfc_fcf_record_mac_4_MASK              0x000000FF
1744 #define lpfc_fcf_record_mac_4_WORD              word4
1745 #define lpfc_fcf_record_mac_5_SHIFT             8
1746 #define lpfc_fcf_record_mac_5_MASK              0x000000FF
1747 #define lpfc_fcf_record_mac_5_WORD              word4
1748 #define lpfc_fcf_record_fcf_avail_SHIFT         16
1749 #define lpfc_fcf_record_fcf_avail_MASK          0x000000FF
1750 #define lpfc_fcf_record_fcf_avail_WORD          word4
1751 #define lpfc_fcf_record_mac_addr_prov_SHIFT     24
1752 #define lpfc_fcf_record_mac_addr_prov_MASK      0x000000FF
1753 #define lpfc_fcf_record_mac_addr_prov_WORD      word4
1754 #define LPFC_FCF_FPMA           1       /* Fabric Provided MAC Address */
1755 #define LPFC_FCF_SPMA           2       /* Server Provided MAC Address */
1756         uint32_t word5;
1757 #define lpfc_fcf_record_fab_name_0_SHIFT        0
1758 #define lpfc_fcf_record_fab_name_0_MASK         0x000000FF
1759 #define lpfc_fcf_record_fab_name_0_WORD         word5
1760 #define lpfc_fcf_record_fab_name_1_SHIFT        8
1761 #define lpfc_fcf_record_fab_name_1_MASK         0x000000FF
1762 #define lpfc_fcf_record_fab_name_1_WORD         word5
1763 #define lpfc_fcf_record_fab_name_2_SHIFT        16
1764 #define lpfc_fcf_record_fab_name_2_MASK         0x000000FF
1765 #define lpfc_fcf_record_fab_name_2_WORD         word5
1766 #define lpfc_fcf_record_fab_name_3_SHIFT        24
1767 #define lpfc_fcf_record_fab_name_3_MASK         0x000000FF
1768 #define lpfc_fcf_record_fab_name_3_WORD         word5
1769         uint32_t word6;
1770 #define lpfc_fcf_record_fab_name_4_SHIFT        0
1771 #define lpfc_fcf_record_fab_name_4_MASK         0x000000FF
1772 #define lpfc_fcf_record_fab_name_4_WORD         word6
1773 #define lpfc_fcf_record_fab_name_5_SHIFT        8
1774 #define lpfc_fcf_record_fab_name_5_MASK         0x000000FF
1775 #define lpfc_fcf_record_fab_name_5_WORD         word6
1776 #define lpfc_fcf_record_fab_name_6_SHIFT        16
1777 #define lpfc_fcf_record_fab_name_6_MASK         0x000000FF
1778 #define lpfc_fcf_record_fab_name_6_WORD         word6
1779 #define lpfc_fcf_record_fab_name_7_SHIFT        24
1780 #define lpfc_fcf_record_fab_name_7_MASK         0x000000FF
1781 #define lpfc_fcf_record_fab_name_7_WORD         word6
1782         uint32_t word7;
1783 #define lpfc_fcf_record_fc_map_0_SHIFT          0
1784 #define lpfc_fcf_record_fc_map_0_MASK           0x000000FF
1785 #define lpfc_fcf_record_fc_map_0_WORD           word7
1786 #define lpfc_fcf_record_fc_map_1_SHIFT          8
1787 #define lpfc_fcf_record_fc_map_1_MASK           0x000000FF
1788 #define lpfc_fcf_record_fc_map_1_WORD           word7
1789 #define lpfc_fcf_record_fc_map_2_SHIFT          16
1790 #define lpfc_fcf_record_fc_map_2_MASK           0x000000FF
1791 #define lpfc_fcf_record_fc_map_2_WORD           word7
1792 #define lpfc_fcf_record_fcf_valid_SHIFT         24
1793 #define lpfc_fcf_record_fcf_valid_MASK          0x00000001
1794 #define lpfc_fcf_record_fcf_valid_WORD          word7
1795 #define lpfc_fcf_record_fcf_fc_SHIFT            25
1796 #define lpfc_fcf_record_fcf_fc_MASK             0x00000001
1797 #define lpfc_fcf_record_fcf_fc_WORD             word7
1798 #define lpfc_fcf_record_fcf_sol_SHIFT           31
1799 #define lpfc_fcf_record_fcf_sol_MASK            0x00000001
1800 #define lpfc_fcf_record_fcf_sol_WORD            word7
1801         uint32_t word8;
1802 #define lpfc_fcf_record_fcf_index_SHIFT         0
1803 #define lpfc_fcf_record_fcf_index_MASK          0x0000FFFF
1804 #define lpfc_fcf_record_fcf_index_WORD          word8
1805 #define lpfc_fcf_record_fcf_state_SHIFT         16
1806 #define lpfc_fcf_record_fcf_state_MASK          0x0000FFFF
1807 #define lpfc_fcf_record_fcf_state_WORD          word8
1808         uint8_t vlan_bitmap[512];
1809         uint32_t word137;
1810 #define lpfc_fcf_record_switch_name_0_SHIFT     0
1811 #define lpfc_fcf_record_switch_name_0_MASK      0x000000FF
1812 #define lpfc_fcf_record_switch_name_0_WORD      word137
1813 #define lpfc_fcf_record_switch_name_1_SHIFT     8
1814 #define lpfc_fcf_record_switch_name_1_MASK      0x000000FF
1815 #define lpfc_fcf_record_switch_name_1_WORD      word137
1816 #define lpfc_fcf_record_switch_name_2_SHIFT     16
1817 #define lpfc_fcf_record_switch_name_2_MASK      0x000000FF
1818 #define lpfc_fcf_record_switch_name_2_WORD      word137
1819 #define lpfc_fcf_record_switch_name_3_SHIFT     24
1820 #define lpfc_fcf_record_switch_name_3_MASK      0x000000FF
1821 #define lpfc_fcf_record_switch_name_3_WORD      word137
1822         uint32_t word138;
1823 #define lpfc_fcf_record_switch_name_4_SHIFT     0
1824 #define lpfc_fcf_record_switch_name_4_MASK      0x000000FF
1825 #define lpfc_fcf_record_switch_name_4_WORD      word138
1826 #define lpfc_fcf_record_switch_name_5_SHIFT     8
1827 #define lpfc_fcf_record_switch_name_5_MASK      0x000000FF
1828 #define lpfc_fcf_record_switch_name_5_WORD      word138
1829 #define lpfc_fcf_record_switch_name_6_SHIFT     16
1830 #define lpfc_fcf_record_switch_name_6_MASK      0x000000FF
1831 #define lpfc_fcf_record_switch_name_6_WORD      word138
1832 #define lpfc_fcf_record_switch_name_7_SHIFT     24
1833 #define lpfc_fcf_record_switch_name_7_MASK      0x000000FF
1834 #define lpfc_fcf_record_switch_name_7_WORD      word138
1835 };
1836
1837 struct lpfc_mbx_read_fcf_tbl {
1838         union lpfc_sli4_cfg_shdr cfg_shdr;
1839         union {
1840                 struct {
1841                         uint32_t word10;
1842 #define lpfc_mbx_read_fcf_tbl_indx_SHIFT        0
1843 #define lpfc_mbx_read_fcf_tbl_indx_MASK         0x0000FFFF
1844 #define lpfc_mbx_read_fcf_tbl_indx_WORD         word10
1845                 } request;
1846                 struct {
1847                         uint32_t eventag;
1848                 } response;
1849         } u;
1850         uint32_t word11;
1851 #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT   0
1852 #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK    0x0000FFFF
1853 #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD    word11
1854 };
1855
1856 struct lpfc_mbx_add_fcf_tbl_entry {
1857         union lpfc_sli4_cfg_shdr cfg_shdr;
1858         uint32_t word10;
1859 #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT        0
1860 #define lpfc_mbx_add_fcf_tbl_fcfi_MASK         0x0000FFFF
1861 #define lpfc_mbx_add_fcf_tbl_fcfi_WORD         word10
1862         struct lpfc_mbx_sge fcf_sge;
1863 };
1864
1865 struct lpfc_mbx_del_fcf_tbl_entry {
1866         struct mbox_header header;
1867         uint32_t word10;
1868 #define lpfc_mbx_del_fcf_tbl_count_SHIFT        0
1869 #define lpfc_mbx_del_fcf_tbl_count_MASK         0x0000FFFF
1870 #define lpfc_mbx_del_fcf_tbl_count_WORD         word10
1871 #define lpfc_mbx_del_fcf_tbl_index_SHIFT        16
1872 #define lpfc_mbx_del_fcf_tbl_index_MASK         0x0000FFFF
1873 #define lpfc_mbx_del_fcf_tbl_index_WORD         word10
1874 };
1875
1876 struct lpfc_mbx_redisc_fcf_tbl {
1877         struct mbox_header header;
1878         uint32_t word10;
1879 #define lpfc_mbx_redisc_fcf_count_SHIFT         0
1880 #define lpfc_mbx_redisc_fcf_count_MASK          0x0000FFFF
1881 #define lpfc_mbx_redisc_fcf_count_WORD          word10
1882         uint32_t resvd;
1883         uint32_t word12;
1884 #define lpfc_mbx_redisc_fcf_index_SHIFT         0
1885 #define lpfc_mbx_redisc_fcf_index_MASK          0x0000FFFF
1886 #define lpfc_mbx_redisc_fcf_index_WORD          word12
1887 };
1888
1889 /* Status field for embedded SLI_CONFIG mailbox command */
1890 #define STATUS_SUCCESS                                  0x0
1891 #define STATUS_FAILED                                   0x1
1892 #define STATUS_ILLEGAL_REQUEST                          0x2
1893 #define STATUS_ILLEGAL_FIELD                            0x3
1894 #define STATUS_INSUFFICIENT_BUFFER                      0x4
1895 #define STATUS_UNAUTHORIZED_REQUEST                     0x5
1896 #define STATUS_FLASHROM_SAVE_FAILED                     0x17
1897 #define STATUS_FLASHROM_RESTORE_FAILED                  0x18
1898 #define STATUS_ICCBINDEX_ALLOC_FAILED                   0x1a
1899 #define STATUS_IOCTLHANDLE_ALLOC_FAILED                 0x1b
1900 #define STATUS_INVALID_PHY_ADDR_FROM_OSM                0x1c
1901 #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM            0x1d
1902 #define STATUS_ASSERT_FAILED                            0x1e
1903 #define STATUS_INVALID_SESSION                          0x1f
1904 #define STATUS_INVALID_CONNECTION                       0x20
1905 #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT               0x21
1906 #define STATUS_BTL_NO_FREE_SLOT_PATH                    0x24
1907 #define STATUS_BTL_NO_FREE_SLOT_TGTID                   0x25
1908 #define STATUS_OSM_DEVSLOT_NOT_FOUND                    0x26
1909 #define STATUS_FLASHROM_READ_FAILED                     0x27
1910 #define STATUS_POLL_IOCTL_TIMEOUT                       0x28
1911 #define STATUS_ERROR_ACITMAIN                           0x2a
1912 #define STATUS_REBOOT_REQUIRED                          0x2c
1913 #define STATUS_FCF_IN_USE                               0x3a
1914 #define STATUS_FCF_TABLE_EMPTY                          0x43
1915
1916 struct lpfc_mbx_sli4_config {
1917         struct mbox_header header;
1918 };
1919
1920 struct lpfc_mbx_init_vfi {
1921         uint32_t word1;
1922 #define lpfc_init_vfi_vr_SHIFT          31
1923 #define lpfc_init_vfi_vr_MASK           0x00000001
1924 #define lpfc_init_vfi_vr_WORD           word1
1925 #define lpfc_init_vfi_vt_SHIFT          30
1926 #define lpfc_init_vfi_vt_MASK           0x00000001
1927 #define lpfc_init_vfi_vt_WORD           word1
1928 #define lpfc_init_vfi_vf_SHIFT          29
1929 #define lpfc_init_vfi_vf_MASK           0x00000001
1930 #define lpfc_init_vfi_vf_WORD           word1
1931 #define lpfc_init_vfi_vp_SHIFT          28
1932 #define lpfc_init_vfi_vp_MASK           0x00000001
1933 #define lpfc_init_vfi_vp_WORD           word1
1934 #define lpfc_init_vfi_vfi_SHIFT         0
1935 #define lpfc_init_vfi_vfi_MASK          0x0000FFFF
1936 #define lpfc_init_vfi_vfi_WORD          word1
1937         uint32_t word2;
1938 #define lpfc_init_vfi_vpi_SHIFT         16
1939 #define lpfc_init_vfi_vpi_MASK          0x0000FFFF
1940 #define lpfc_init_vfi_vpi_WORD          word2
1941 #define lpfc_init_vfi_fcfi_SHIFT        0
1942 #define lpfc_init_vfi_fcfi_MASK         0x0000FFFF
1943 #define lpfc_init_vfi_fcfi_WORD         word2
1944         uint32_t word3;
1945 #define lpfc_init_vfi_pri_SHIFT         13
1946 #define lpfc_init_vfi_pri_MASK          0x00000007
1947 #define lpfc_init_vfi_pri_WORD          word3
1948 #define lpfc_init_vfi_vf_id_SHIFT       1
1949 #define lpfc_init_vfi_vf_id_MASK        0x00000FFF
1950 #define lpfc_init_vfi_vf_id_WORD        word3
1951         uint32_t word4;
1952 #define lpfc_init_vfi_hop_count_SHIFT   24
1953 #define lpfc_init_vfi_hop_count_MASK    0x000000FF
1954 #define lpfc_init_vfi_hop_count_WORD    word4
1955 };
1956 #define MBX_VFI_IN_USE                  0x9F02
1957
1958
1959 struct lpfc_mbx_reg_vfi {
1960         uint32_t word1;
1961 #define lpfc_reg_vfi_vp_SHIFT           28
1962 #define lpfc_reg_vfi_vp_MASK            0x00000001
1963 #define lpfc_reg_vfi_vp_WORD            word1
1964 #define lpfc_reg_vfi_vfi_SHIFT          0
1965 #define lpfc_reg_vfi_vfi_MASK           0x0000FFFF
1966 #define lpfc_reg_vfi_vfi_WORD           word1
1967         uint32_t word2;
1968 #define lpfc_reg_vfi_vpi_SHIFT          16
1969 #define lpfc_reg_vfi_vpi_MASK           0x0000FFFF
1970 #define lpfc_reg_vfi_vpi_WORD           word2
1971 #define lpfc_reg_vfi_fcfi_SHIFT         0
1972 #define lpfc_reg_vfi_fcfi_MASK          0x0000FFFF
1973 #define lpfc_reg_vfi_fcfi_WORD          word2
1974         uint32_t wwn[2];
1975         struct ulp_bde64 bde;
1976         uint32_t e_d_tov;
1977         uint32_t r_a_tov;
1978         uint32_t word10;
1979 #define lpfc_reg_vfi_nport_id_SHIFT             0
1980 #define lpfc_reg_vfi_nport_id_MASK              0x00FFFFFF
1981 #define lpfc_reg_vfi_nport_id_WORD              word10
1982 };
1983
1984 struct lpfc_mbx_init_vpi {
1985         uint32_t word1;
1986 #define lpfc_init_vpi_vfi_SHIFT         16
1987 #define lpfc_init_vpi_vfi_MASK          0x0000FFFF
1988 #define lpfc_init_vpi_vfi_WORD          word1
1989 #define lpfc_init_vpi_vpi_SHIFT         0
1990 #define lpfc_init_vpi_vpi_MASK          0x0000FFFF
1991 #define lpfc_init_vpi_vpi_WORD          word1
1992 };
1993
1994 struct lpfc_mbx_read_vpi {
1995         uint32_t word1_rsvd;
1996         uint32_t word2;
1997 #define lpfc_mbx_read_vpi_vnportid_SHIFT        0
1998 #define lpfc_mbx_read_vpi_vnportid_MASK         0x00FFFFFF
1999 #define lpfc_mbx_read_vpi_vnportid_WORD         word2
2000         uint32_t word3_rsvd;
2001         uint32_t word4;
2002 #define lpfc_mbx_read_vpi_acq_alpa_SHIFT        0
2003 #define lpfc_mbx_read_vpi_acq_alpa_MASK         0x000000FF
2004 #define lpfc_mbx_read_vpi_acq_alpa_WORD         word4
2005 #define lpfc_mbx_read_vpi_pb_SHIFT              15
2006 #define lpfc_mbx_read_vpi_pb_MASK               0x00000001
2007 #define lpfc_mbx_read_vpi_pb_WORD               word4
2008 #define lpfc_mbx_read_vpi_spec_alpa_SHIFT       16
2009 #define lpfc_mbx_read_vpi_spec_alpa_MASK        0x000000FF
2010 #define lpfc_mbx_read_vpi_spec_alpa_WORD        word4
2011 #define lpfc_mbx_read_vpi_ns_SHIFT              30
2012 #define lpfc_mbx_read_vpi_ns_MASK               0x00000001
2013 #define lpfc_mbx_read_vpi_ns_WORD               word4
2014 #define lpfc_mbx_read_vpi_hl_SHIFT              31
2015 #define lpfc_mbx_read_vpi_hl_MASK               0x00000001
2016 #define lpfc_mbx_read_vpi_hl_WORD               word4
2017         uint32_t word5_rsvd;
2018         uint32_t word6;
2019 #define lpfc_mbx_read_vpi_vpi_SHIFT             0
2020 #define lpfc_mbx_read_vpi_vpi_MASK              0x0000FFFF
2021 #define lpfc_mbx_read_vpi_vpi_WORD              word6
2022         uint32_t word7;
2023 #define lpfc_mbx_read_vpi_mac_0_SHIFT           0
2024 #define lpfc_mbx_read_vpi_mac_0_MASK            0x000000FF
2025 #define lpfc_mbx_read_vpi_mac_0_WORD            word7
2026 #define lpfc_mbx_read_vpi_mac_1_SHIFT           8
2027 #define lpfc_mbx_read_vpi_mac_1_MASK            0x000000FF
2028 #define lpfc_mbx_read_vpi_mac_1_WORD            word7
2029 #define lpfc_mbx_read_vpi_mac_2_SHIFT           16
2030 #define lpfc_mbx_read_vpi_mac_2_MASK            0x000000FF
2031 #define lpfc_mbx_read_vpi_mac_2_WORD            word7
2032 #define lpfc_mbx_read_vpi_mac_3_SHIFT           24
2033 #define lpfc_mbx_read_vpi_mac_3_MASK            0x000000FF
2034 #define lpfc_mbx_read_vpi_mac_3_WORD            word7
2035         uint32_t word8;
2036 #define lpfc_mbx_read_vpi_mac_4_SHIFT           0
2037 #define lpfc_mbx_read_vpi_mac_4_MASK            0x000000FF
2038 #define lpfc_mbx_read_vpi_mac_4_WORD            word8
2039 #define lpfc_mbx_read_vpi_mac_5_SHIFT           8
2040 #define lpfc_mbx_read_vpi_mac_5_MASK            0x000000FF
2041 #define lpfc_mbx_read_vpi_mac_5_WORD            word8
2042 #define lpfc_mbx_read_vpi_vlan_tag_SHIFT        16
2043 #define lpfc_mbx_read_vpi_vlan_tag_MASK         0x00000FFF
2044 #define lpfc_mbx_read_vpi_vlan_tag_WORD         word8
2045 #define lpfc_mbx_read_vpi_vv_SHIFT              28
2046 #define lpfc_mbx_read_vpi_vv_MASK               0x0000001
2047 #define lpfc_mbx_read_vpi_vv_WORD               word8
2048 };
2049
2050 struct lpfc_mbx_unreg_vfi {
2051         uint32_t word1_rsvd;
2052         uint32_t word2;
2053 #define lpfc_unreg_vfi_vfi_SHIFT        0
2054 #define lpfc_unreg_vfi_vfi_MASK         0x0000FFFF
2055 #define lpfc_unreg_vfi_vfi_WORD         word2
2056 };
2057
2058 struct lpfc_mbx_resume_rpi {
2059         uint32_t word1;
2060 #define lpfc_resume_rpi_index_SHIFT     0
2061 #define lpfc_resume_rpi_index_MASK      0x0000FFFF
2062 #define lpfc_resume_rpi_index_WORD      word1
2063 #define lpfc_resume_rpi_ii_SHIFT        30
2064 #define lpfc_resume_rpi_ii_MASK         0x00000003
2065 #define lpfc_resume_rpi_ii_WORD         word1
2066 #define RESUME_INDEX_RPI                0
2067 #define RESUME_INDEX_VPI                1
2068 #define RESUME_INDEX_VFI                2
2069 #define RESUME_INDEX_FCFI               3
2070         uint32_t event_tag;
2071 };
2072
2073 #define REG_FCF_INVALID_QID     0xFFFF
2074 struct lpfc_mbx_reg_fcfi {
2075         uint32_t word1;
2076 #define lpfc_reg_fcfi_info_index_SHIFT  0
2077 #define lpfc_reg_fcfi_info_index_MASK   0x0000FFFF
2078 #define lpfc_reg_fcfi_info_index_WORD   word1
2079 #define lpfc_reg_fcfi_fcfi_SHIFT        16
2080 #define lpfc_reg_fcfi_fcfi_MASK         0x0000FFFF
2081 #define lpfc_reg_fcfi_fcfi_WORD         word1
2082         uint32_t word2;
2083 #define lpfc_reg_fcfi_rq_id1_SHIFT      0
2084 #define lpfc_reg_fcfi_rq_id1_MASK       0x0000FFFF
2085 #define lpfc_reg_fcfi_rq_id1_WORD       word2
2086 #define lpfc_reg_fcfi_rq_id0_SHIFT      16
2087 #define lpfc_reg_fcfi_rq_id0_MASK       0x0000FFFF
2088 #define lpfc_reg_fcfi_rq_id0_WORD       word2
2089         uint32_t word3;
2090 #define lpfc_reg_fcfi_rq_id3_SHIFT      0
2091 #define lpfc_reg_fcfi_rq_id3_MASK       0x0000FFFF
2092 #define lpfc_reg_fcfi_rq_id3_WORD       word3
2093 #define lpfc_reg_fcfi_rq_id2_SHIFT      16
2094 #define lpfc_reg_fcfi_rq_id2_MASK       0x0000FFFF
2095 #define lpfc_reg_fcfi_rq_id2_WORD       word3
2096         uint32_t word4;
2097 #define lpfc_reg_fcfi_type_match0_SHIFT 24
2098 #define lpfc_reg_fcfi_type_match0_MASK  0x000000FF
2099 #define lpfc_reg_fcfi_type_match0_WORD  word4
2100 #define lpfc_reg_fcfi_type_mask0_SHIFT  16
2101 #define lpfc_reg_fcfi_type_mask0_MASK   0x000000FF
2102 #define lpfc_reg_fcfi_type_mask0_WORD   word4
2103 #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
2104 #define lpfc_reg_fcfi_rctl_match0_MASK  0x000000FF
2105 #define lpfc_reg_fcfi_rctl_match0_WORD  word4
2106 #define lpfc_reg_fcfi_rctl_mask0_SHIFT  0
2107 #define lpfc_reg_fcfi_rctl_mask0_MASK   0x000000FF
2108 #define lpfc_reg_fcfi_rctl_mask0_WORD   word4
2109         uint32_t word5;
2110 #define lpfc_reg_fcfi_type_match1_SHIFT 24
2111 #define lpfc_reg_fcfi_type_match1_MASK  0x000000FF
2112 #define lpfc_reg_fcfi_type_match1_WORD  word5
2113 #define lpfc_reg_fcfi_type_mask1_SHIFT  16
2114 #define lpfc_reg_fcfi_type_mask1_MASK   0x000000FF
2115 #define lpfc_reg_fcfi_type_mask1_WORD   word5
2116 #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
2117 #define lpfc_reg_fcfi_rctl_match1_MASK  0x000000FF
2118 #define lpfc_reg_fcfi_rctl_match1_WORD  word5
2119 #define lpfc_reg_fcfi_rctl_mask1_SHIFT  0
2120 #define lpfc_reg_fcfi_rctl_mask1_MASK   0x000000FF
2121 #define lpfc_reg_fcfi_rctl_mask1_WORD   word5
2122         uint32_t word6;
2123 #define lpfc_reg_fcfi_type_match2_SHIFT 24
2124 #define lpfc_reg_fcfi_type_match2_MASK  0x000000FF
2125 #define lpfc_reg_fcfi_type_match2_WORD  word6
2126 #define lpfc_reg_fcfi_type_mask2_SHIFT  16
2127 #define lpfc_reg_fcfi_type_mask2_MASK   0x000000FF
2128 #define lpfc_reg_fcfi_type_mask2_WORD   word6
2129 #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
2130 #define lpfc_reg_fcfi_rctl_match2_MASK  0x000000FF
2131 #define lpfc_reg_fcfi_rctl_match2_WORD  word6
2132 #define lpfc_reg_fcfi_rctl_mask2_SHIFT  0
2133 #define lpfc_reg_fcfi_rctl_mask2_MASK   0x000000FF
2134 #define lpfc_reg_fcfi_rctl_mask2_WORD   word6
2135         uint32_t word7;
2136 #define lpfc_reg_fcfi_type_match3_SHIFT 24
2137 #define lpfc_reg_fcfi_type_match3_MASK  0x000000FF
2138 #define lpfc_reg_fcfi_type_match3_WORD  word7
2139 #define lpfc_reg_fcfi_type_mask3_SHIFT  16
2140 #define lpfc_reg_fcfi_type_mask3_MASK   0x000000FF
2141 #define lpfc_reg_fcfi_type_mask3_WORD   word7
2142 #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
2143 #define lpfc_reg_fcfi_rctl_match3_MASK  0x000000FF
2144 #define lpfc_reg_fcfi_rctl_match3_WORD  word7
2145 #define lpfc_reg_fcfi_rctl_mask3_SHIFT  0
2146 #define lpfc_reg_fcfi_rctl_mask3_MASK   0x000000FF
2147 #define lpfc_reg_fcfi_rctl_mask3_WORD   word7
2148         uint32_t word8;
2149 #define lpfc_reg_fcfi_mam_SHIFT         13
2150 #define lpfc_reg_fcfi_mam_MASK          0x00000003
2151 #define lpfc_reg_fcfi_mam_WORD          word8
2152 #define LPFC_MAM_BOTH           0       /* Both SPMA and FPMA */
2153 #define LPFC_MAM_SPMA           1       /* Server Provided MAC Address */
2154 #define LPFC_MAM_FPMA           2       /* Fabric Provided MAC Address */
2155 #define lpfc_reg_fcfi_vv_SHIFT          12
2156 #define lpfc_reg_fcfi_vv_MASK           0x00000001
2157 #define lpfc_reg_fcfi_vv_WORD           word8
2158 #define lpfc_reg_fcfi_vlan_tag_SHIFT    0
2159 #define lpfc_reg_fcfi_vlan_tag_MASK     0x00000FFF
2160 #define lpfc_reg_fcfi_vlan_tag_WORD     word8
2161 };
2162
2163 struct lpfc_mbx_unreg_fcfi {
2164         uint32_t word1_rsv;
2165         uint32_t word2;
2166 #define lpfc_unreg_fcfi_SHIFT           0
2167 #define lpfc_unreg_fcfi_MASK            0x0000FFFF
2168 #define lpfc_unreg_fcfi_WORD            word2
2169 };
2170
2171 struct lpfc_mbx_read_rev {
2172         uint32_t word1;
2173 #define lpfc_mbx_rd_rev_sli_lvl_SHIFT           16
2174 #define lpfc_mbx_rd_rev_sli_lvl_MASK            0x0000000F
2175 #define lpfc_mbx_rd_rev_sli_lvl_WORD            word1
2176 #define lpfc_mbx_rd_rev_fcoe_SHIFT              20
2177 #define lpfc_mbx_rd_rev_fcoe_MASK               0x00000001
2178 #define lpfc_mbx_rd_rev_fcoe_WORD               word1
2179 #define lpfc_mbx_rd_rev_cee_ver_SHIFT           21
2180 #define lpfc_mbx_rd_rev_cee_ver_MASK            0x00000003
2181 #define lpfc_mbx_rd_rev_cee_ver_WORD            word1
2182 #define LPFC_PREDCBX_CEE_MODE   0
2183 #define LPFC_DCBX_CEE_MODE      1
2184 #define lpfc_mbx_rd_rev_vpd_SHIFT               29
2185 #define lpfc_mbx_rd_rev_vpd_MASK                0x00000001
2186 #define lpfc_mbx_rd_rev_vpd_WORD                word1
2187         uint32_t first_hw_rev;
2188         uint32_t second_hw_rev;
2189         uint32_t word4_rsvd;
2190         uint32_t third_hw_rev;
2191         uint32_t word6;
2192 #define lpfc_mbx_rd_rev_fcph_low_SHIFT          0
2193 #define lpfc_mbx_rd_rev_fcph_low_MASK           0x000000FF
2194 #define lpfc_mbx_rd_rev_fcph_low_WORD           word6
2195 #define lpfc_mbx_rd_rev_fcph_high_SHIFT         8
2196 #define lpfc_mbx_rd_rev_fcph_high_MASK          0x000000FF
2197 #define lpfc_mbx_rd_rev_fcph_high_WORD          word6
2198 #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT       16
2199 #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK        0x000000FF
2200 #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD        word6
2201 #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT      24
2202 #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK       0x000000FF
2203 #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD       word6
2204         uint32_t word7_rsvd;
2205         uint32_t fw_id_rev;
2206         uint8_t  fw_name[16];
2207         uint32_t ulp_fw_id_rev;
2208         uint8_t  ulp_fw_name[16];
2209         uint32_t word18_47_rsvd[30];
2210         uint32_t word48;
2211 #define lpfc_mbx_rd_rev_avail_len_SHIFT         0
2212 #define lpfc_mbx_rd_rev_avail_len_MASK          0x00FFFFFF
2213 #define lpfc_mbx_rd_rev_avail_len_WORD          word48
2214         uint32_t vpd_paddr_low;
2215         uint32_t vpd_paddr_high;
2216         uint32_t avail_vpd_len;
2217         uint32_t rsvd_52_63[12];
2218 };
2219
2220 struct lpfc_mbx_read_config {
2221         uint32_t word1;
2222 #define lpfc_mbx_rd_conf_extnts_inuse_SHIFT     31
2223 #define lpfc_mbx_rd_conf_extnts_inuse_MASK      0x00000001
2224 #define lpfc_mbx_rd_conf_extnts_inuse_WORD      word1
2225         uint32_t word2;
2226 #define lpfc_mbx_rd_conf_lnk_numb_SHIFT         0
2227 #define lpfc_mbx_rd_conf_lnk_numb_MASK          0x0000003F
2228 #define lpfc_mbx_rd_conf_lnk_numb_WORD          word2
2229 #define lpfc_mbx_rd_conf_lnk_type_SHIFT         6
2230 #define lpfc_mbx_rd_conf_lnk_type_MASK          0x00000003
2231 #define lpfc_mbx_rd_conf_lnk_type_WORD          word2
2232 #define LPFC_LNK_TYPE_GE        0
2233 #define LPFC_LNK_TYPE_FC        1
2234 #define lpfc_mbx_rd_conf_lnk_ldv_SHIFT          8
2235 #define lpfc_mbx_rd_conf_lnk_ldv_MASK           0x00000001
2236 #define lpfc_mbx_rd_conf_lnk_ldv_WORD           word2
2237 #define lpfc_mbx_rd_conf_topology_SHIFT         24
2238 #define lpfc_mbx_rd_conf_topology_MASK          0x000000FF
2239 #define lpfc_mbx_rd_conf_topology_WORD          word2
2240         uint32_t rsvd_3;
2241         uint32_t word4;
2242 #define lpfc_mbx_rd_conf_e_d_tov_SHIFT          0
2243 #define lpfc_mbx_rd_conf_e_d_tov_MASK           0x0000FFFF
2244 #define lpfc_mbx_rd_conf_e_d_tov_WORD           word4
2245         uint32_t rsvd_5;
2246         uint32_t word6;
2247 #define lpfc_mbx_rd_conf_r_a_tov_SHIFT          0
2248 #define lpfc_mbx_rd_conf_r_a_tov_MASK           0x0000FFFF
2249 #define lpfc_mbx_rd_conf_r_a_tov_WORD           word6
2250         uint32_t rsvd_7;
2251         uint32_t rsvd_8;
2252         uint32_t word9;
2253 #define lpfc_mbx_rd_conf_lmt_SHIFT              0
2254 #define lpfc_mbx_rd_conf_lmt_MASK               0x0000FFFF
2255 #define lpfc_mbx_rd_conf_lmt_WORD               word9
2256         uint32_t rsvd_10;
2257         uint32_t rsvd_11;
2258         uint32_t word12;
2259 #define lpfc_mbx_rd_conf_xri_base_SHIFT         0
2260 #define lpfc_mbx_rd_conf_xri_base_MASK          0x0000FFFF
2261 #define lpfc_mbx_rd_conf_xri_base_WORD          word12
2262 #define lpfc_mbx_rd_conf_xri_count_SHIFT        16
2263 #define lpfc_mbx_rd_conf_xri_count_MASK         0x0000FFFF
2264 #define lpfc_mbx_rd_conf_xri_count_WORD         word12
2265         uint32_t word13;
2266 #define lpfc_mbx_rd_conf_rpi_base_SHIFT         0
2267 #define lpfc_mbx_rd_conf_rpi_base_MASK          0x0000FFFF
2268 #define lpfc_mbx_rd_conf_rpi_base_WORD          word13
2269 #define lpfc_mbx_rd_conf_rpi_count_SHIFT        16
2270 #define lpfc_mbx_rd_conf_rpi_count_MASK         0x0000FFFF
2271 #define lpfc_mbx_rd_conf_rpi_count_WORD         word13
2272         uint32_t word14;
2273 #define lpfc_mbx_rd_conf_vpi_base_SHIFT         0
2274 #define lpfc_mbx_rd_conf_vpi_base_MASK          0x0000FFFF
2275 #define lpfc_mbx_rd_conf_vpi_base_WORD          word14
2276 #define lpfc_mbx_rd_conf_vpi_count_SHIFT        16
2277 #define lpfc_mbx_rd_conf_vpi_count_MASK         0x0000FFFF
2278 #define lpfc_mbx_rd_conf_vpi_count_WORD         word14
2279         uint32_t word15;
2280 #define lpfc_mbx_rd_conf_vfi_base_SHIFT         0
2281 #define lpfc_mbx_rd_conf_vfi_base_MASK          0x0000FFFF
2282 #define lpfc_mbx_rd_conf_vfi_base_WORD          word15
2283 #define lpfc_mbx_rd_conf_vfi_count_SHIFT        16
2284 #define lpfc_mbx_rd_conf_vfi_count_MASK         0x0000FFFF
2285 #define lpfc_mbx_rd_conf_vfi_count_WORD         word15
2286         uint32_t word16;
2287 #define lpfc_mbx_rd_conf_fcfi_count_SHIFT       16
2288 #define lpfc_mbx_rd_conf_fcfi_count_MASK        0x0000FFFF
2289 #define lpfc_mbx_rd_conf_fcfi_count_WORD        word16
2290         uint32_t word17;
2291 #define lpfc_mbx_rd_conf_rq_count_SHIFT         0
2292 #define lpfc_mbx_rd_conf_rq_count_MASK          0x0000FFFF
2293 #define lpfc_mbx_rd_conf_rq_count_WORD          word17
2294 #define lpfc_mbx_rd_conf_eq_count_SHIFT         16
2295 #define lpfc_mbx_rd_conf_eq_count_MASK          0x0000FFFF
2296 #define lpfc_mbx_rd_conf_eq_count_WORD          word17
2297         uint32_t word18;
2298 #define lpfc_mbx_rd_conf_wq_count_SHIFT         0
2299 #define lpfc_mbx_rd_conf_wq_count_MASK          0x0000FFFF
2300 #define lpfc_mbx_rd_conf_wq_count_WORD          word18
2301 #define lpfc_mbx_rd_conf_cq_count_SHIFT         16
2302 #define lpfc_mbx_rd_conf_cq_count_MASK          0x0000FFFF
2303 #define lpfc_mbx_rd_conf_cq_count_WORD          word18
2304 };
2305
2306 struct lpfc_mbx_request_features {
2307         uint32_t word1;
2308 #define lpfc_mbx_rq_ftr_qry_SHIFT               0
2309 #define lpfc_mbx_rq_ftr_qry_MASK                0x00000001
2310 #define lpfc_mbx_rq_ftr_qry_WORD                word1
2311         uint32_t word2;
2312 #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT           0
2313 #define lpfc_mbx_rq_ftr_rq_iaab_MASK            0x00000001
2314 #define lpfc_mbx_rq_ftr_rq_iaab_WORD            word2
2315 #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT           1
2316 #define lpfc_mbx_rq_ftr_rq_npiv_MASK            0x00000001
2317 #define lpfc_mbx_rq_ftr_rq_npiv_WORD            word2
2318 #define lpfc_mbx_rq_ftr_rq_dif_SHIFT            2
2319 #define lpfc_mbx_rq_ftr_rq_dif_MASK             0x00000001
2320 #define lpfc_mbx_rq_ftr_rq_dif_WORD             word2
2321 #define lpfc_mbx_rq_ftr_rq_vf_SHIFT             3
2322 #define lpfc_mbx_rq_ftr_rq_vf_MASK              0x00000001
2323 #define lpfc_mbx_rq_ftr_rq_vf_WORD              word2
2324 #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT           4
2325 #define lpfc_mbx_rq_ftr_rq_fcpi_MASK            0x00000001
2326 #define lpfc_mbx_rq_ftr_rq_fcpi_WORD            word2
2327 #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT           5
2328 #define lpfc_mbx_rq_ftr_rq_fcpt_MASK            0x00000001
2329 #define lpfc_mbx_rq_ftr_rq_fcpt_WORD            word2
2330 #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT           6
2331 #define lpfc_mbx_rq_ftr_rq_fcpc_MASK            0x00000001
2332 #define lpfc_mbx_rq_ftr_rq_fcpc_WORD            word2
2333 #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT           7
2334 #define lpfc_mbx_rq_ftr_rq_ifip_MASK            0x00000001
2335 #define lpfc_mbx_rq_ftr_rq_ifip_WORD            word2
2336 #define lpfc_mbx_rq_ftr_rq_perfh_SHIFT          11
2337 #define lpfc_mbx_rq_ftr_rq_perfh_MASK           0x00000001
2338 #define lpfc_mbx_rq_ftr_rq_perfh_WORD           word2
2339         uint32_t word3;
2340 #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT          0
2341 #define lpfc_mbx_rq_ftr_rsp_iaab_MASK           0x00000001
2342 #define lpfc_mbx_rq_ftr_rsp_iaab_WORD           word3
2343 #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT          1
2344 #define lpfc_mbx_rq_ftr_rsp_npiv_MASK           0x00000001
2345 #define lpfc_mbx_rq_ftr_rsp_npiv_WORD           word3
2346 #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT           2
2347 #define lpfc_mbx_rq_ftr_rsp_dif_MASK            0x00000001
2348 #define lpfc_mbx_rq_ftr_rsp_dif_WORD            word3
2349 #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT            3
2350 #define lpfc_mbx_rq_ftr_rsp_vf__MASK            0x00000001
2351 #define lpfc_mbx_rq_ftr_rsp_vf_WORD             word3
2352 #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT          4
2353 #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK           0x00000001
2354 #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD           word3
2355 #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT          5
2356 #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK           0x00000001
2357 #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD           word3
2358 #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT          6
2359 #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK           0x00000001
2360 #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD           word3
2361 #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT          7
2362 #define lpfc_mbx_rq_ftr_rsp_ifip_MASK           0x00000001
2363 #define lpfc_mbx_rq_ftr_rsp_ifip_WORD           word3
2364 #define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT         11
2365 #define lpfc_mbx_rq_ftr_rsp_perfh_MASK          0x00000001
2366 #define lpfc_mbx_rq_ftr_rsp_perfh_WORD          word3
2367 };
2368
2369 struct lpfc_mbx_supp_pages {
2370         uint32_t word1;
2371 #define qs_SHIFT                                0
2372 #define qs_MASK                                 0x00000001
2373 #define qs_WORD                                 word1
2374 #define wr_SHIFT                                1
2375 #define wr_MASK                                 0x00000001
2376 #define wr_WORD                                 word1
2377 #define pf_SHIFT                                8
2378 #define pf_MASK                                 0x000000ff
2379 #define pf_WORD                                 word1
2380 #define cpn_SHIFT                               16
2381 #define cpn_MASK                                0x000000ff
2382 #define cpn_WORD                                word1
2383         uint32_t word2;
2384 #define list_offset_SHIFT                       0
2385 #define list_offset_MASK                        0x000000ff
2386 #define list_offset_WORD                        word2
2387 #define next_offset_SHIFT                       8
2388 #define next_offset_MASK                        0x000000ff
2389 #define next_offset_WORD                        word2
2390 #define elem_cnt_SHIFT                          16
2391 #define elem_cnt_MASK                           0x000000ff
2392 #define elem_cnt_WORD                           word2
2393         uint32_t word3;
2394 #define pn_0_SHIFT                              24
2395 #define pn_0_MASK                               0x000000ff
2396 #define pn_0_WORD                               word3
2397 #define pn_1_SHIFT                              16
2398 #define pn_1_MASK                               0x000000ff
2399 #define pn_1_WORD                               word3
2400 #define pn_2_SHIFT                              8
2401 #define pn_2_MASK                               0x000000ff
2402 #define pn_2_WORD                               word3
2403 #define pn_3_SHIFT                              0
2404 #define pn_3_MASK                               0x000000ff
2405 #define pn_3_WORD                               word3
2406         uint32_t word4;
2407 #define pn_4_SHIFT                              24
2408 #define pn_4_MASK                               0x000000ff
2409 #define pn_4_WORD                               word4
2410 #define pn_5_SHIFT                              16
2411 #define pn_5_MASK                               0x000000ff
2412 #define pn_5_WORD                               word4
2413 #define pn_6_SHIFT                              8
2414 #define pn_6_MASK                               0x000000ff
2415 #define pn_6_WORD                               word4
2416 #define pn_7_SHIFT                              0
2417 #define pn_7_MASK                               0x000000ff
2418 #define pn_7_WORD                               word4
2419         uint32_t rsvd[27];
2420 #define LPFC_SUPP_PAGES                 0
2421 #define LPFC_BLOCK_GUARD_PROFILES       1
2422 #define LPFC_SLI4_PARAMETERS            2
2423 };
2424
2425 struct lpfc_mbx_pc_sli4_params {
2426         uint32_t word1;
2427 #define qs_SHIFT                                0
2428 #define qs_MASK                                 0x00000001
2429 #define qs_WORD                                 word1
2430 #define wr_SHIFT                                1
2431 #define wr_MASK                                 0x00000001
2432 #define wr_WORD                                 word1
2433 #define pf_SHIFT                                8
2434 #define pf_MASK                                 0x000000ff
2435 #define pf_WORD                                 word1
2436 #define cpn_SHIFT                               16
2437 #define cpn_MASK                                0x000000ff
2438 #define cpn_WORD                                word1
2439         uint32_t word2;
2440 #define if_type_SHIFT                           0
2441 #define if_type_MASK                            0x00000007
2442 #define if_type_WORD                            word2
2443 #define sli_rev_SHIFT                           4
2444 #define sli_rev_MASK                            0x0000000f
2445 #define sli_rev_WORD                            word2
2446 #define sli_family_SHIFT                        8
2447 #define sli_family_MASK                         0x000000ff
2448 #define sli_family_WORD                         word2
2449 #define featurelevel_1_SHIFT                    16
2450 #define featurelevel_1_MASK                     0x000000ff
2451 #define featurelevel_1_WORD                     word2
2452 #define featurelevel_2_SHIFT                    24
2453 #define featurelevel_2_MASK                     0x0000001f
2454 #define featurelevel_2_WORD                     word2
2455         uint32_t word3;
2456 #define fcoe_SHIFT                              0
2457 #define fcoe_MASK                               0x00000001
2458 #define fcoe_WORD                               word3
2459 #define fc_SHIFT                                1
2460 #define fc_MASK                                 0x00000001
2461 #define fc_WORD                                 word3
2462 #define nic_SHIFT                               2
2463 #define nic_MASK                                0x00000001
2464 #define nic_WORD                                word3
2465 #define iscsi_SHIFT                             3
2466 #define iscsi_MASK                              0x00000001
2467 #define iscsi_WORD                              word3
2468 #define rdma_SHIFT                              4
2469 #define rdma_MASK                               0x00000001
2470 #define rdma_WORD                               word3
2471         uint32_t sge_supp_len;
2472 #define SLI4_PAGE_SIZE 4096
2473         uint32_t word5;
2474 #define if_page_sz_SHIFT                        0
2475 #define if_page_sz_MASK                         0x0000ffff
2476 #define if_page_sz_WORD                         word5
2477 #define loopbk_scope_SHIFT                      24
2478 #define loopbk_scope_MASK                       0x0000000f
2479 #define loopbk_scope_WORD                       word5
2480 #define rq_db_window_SHIFT                      28
2481 #define rq_db_window_MASK                       0x0000000f
2482 #define rq_db_window_WORD                       word5
2483         uint32_t word6;
2484 #define eq_pages_SHIFT                          0
2485 #define eq_pages_MASK                           0x0000000f
2486 #define eq_pages_WORD                           word6
2487 #define eqe_size_SHIFT                          8
2488 #define eqe_size_MASK                           0x000000ff
2489 #define eqe_size_WORD                           word6
2490         uint32_t word7;
2491 #define cq_pages_SHIFT                          0
2492 #define cq_pages_MASK                           0x0000000f
2493 #define cq_pages_WORD                           word7
2494 #define cqe_size_SHIFT                          8
2495 #define cqe_size_MASK                           0x000000ff
2496 #define cqe_size_WORD                           word7
2497         uint32_t word8;
2498 #define mq_pages_SHIFT                          0
2499 #define mq_pages_MASK                           0x0000000f
2500 #define mq_pages_WORD                           word8
2501 #define mqe_size_SHIFT                          8
2502 #define mqe_size_MASK                           0x000000ff
2503 #define mqe_size_WORD                           word8
2504 #define mq_elem_cnt_SHIFT                       16
2505 #define mq_elem_cnt_MASK                        0x000000ff
2506 #define mq_elem_cnt_WORD                        word8
2507         uint32_t word9;
2508 #define wq_pages_SHIFT                          0
2509 #define wq_pages_MASK                           0x0000ffff
2510 #define wq_pages_WORD                           word9
2511 #define wqe_size_SHIFT                          8
2512 #define wqe_size_MASK                           0x000000ff
2513 #define wqe_size_WORD                           word9
2514         uint32_t word10;
2515 #define rq_pages_SHIFT                          0
2516 #define rq_pages_MASK                           0x0000ffff
2517 #define rq_pages_WORD                           word10
2518 #define rqe_size_SHIFT                          8
2519 #define rqe_size_MASK                           0x000000ff
2520 #define rqe_size_WORD                           word10
2521         uint32_t word11;
2522 #define hdr_pages_SHIFT                         0
2523 #define hdr_pages_MASK                          0x0000000f
2524 #define hdr_pages_WORD                          word11
2525 #define hdr_size_SHIFT                          8
2526 #define hdr_size_MASK                           0x0000000f
2527 #define hdr_size_WORD                           word11
2528 #define hdr_pp_align_SHIFT                      16
2529 #define hdr_pp_align_MASK                       0x0000ffff
2530 #define hdr_pp_align_WORD                       word11
2531         uint32_t word12;
2532 #define sgl_pages_SHIFT                         0
2533 #define sgl_pages_MASK                          0x0000000f
2534 #define sgl_pages_WORD                          word12
2535 #define sgl_pp_align_SHIFT                      16
2536 #define sgl_pp_align_MASK                       0x0000ffff
2537 #define sgl_pp_align_WORD                       word12
2538         uint32_t rsvd_13_63[51];
2539 };
2540 #define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
2541                                &(~((SLI4_PAGE_SIZE)-1)))
2542
2543 struct lpfc_sli4_parameters {
2544         uint32_t word0;
2545 #define cfg_prot_type_SHIFT                     0
2546 #define cfg_prot_type_MASK                      0x000000FF
2547 #define cfg_prot_type_WORD                      word0
2548         uint32_t word1;
2549 #define cfg_ft_SHIFT                            0
2550 #define cfg_ft_MASK                             0x00000001
2551 #define cfg_ft_WORD                             word1
2552 #define cfg_sli_rev_SHIFT                       4
2553 #define cfg_sli_rev_MASK                        0x0000000f
2554 #define cfg_sli_rev_WORD                        word1
2555 #define cfg_sli_family_SHIFT                    8
2556 #define cfg_sli_family_MASK                     0x0000000f
2557 #define cfg_sli_family_WORD                     word1
2558 #define cfg_if_type_SHIFT                       12
2559 #define cfg_if_type_MASK                        0x0000000f
2560 #define cfg_if_type_WORD                        word1
2561 #define cfg_sli_hint_1_SHIFT                    16
2562 #define cfg_sli_hint_1_MASK                     0x000000ff
2563 #define cfg_sli_hint_1_WORD                     word1
2564 #define cfg_sli_hint_2_SHIFT                    24
2565 #define cfg_sli_hint_2_MASK                     0x0000001f
2566 #define cfg_sli_hint_2_WORD                     word1
2567         uint32_t word2;
2568         uint32_t word3;
2569         uint32_t word4;
2570 #define cfg_cqv_SHIFT                           14
2571 #define cfg_cqv_MASK                            0x00000003
2572 #define cfg_cqv_WORD                            word4
2573         uint32_t word5;
2574         uint32_t word6;
2575 #define cfg_mqv_SHIFT                           14
2576 #define cfg_mqv_MASK                            0x00000003
2577 #define cfg_mqv_WORD                            word6
2578         uint32_t word7;
2579         uint32_t word8;
2580 #define cfg_wqv_SHIFT                           14
2581 #define cfg_wqv_MASK                            0x00000003
2582 #define cfg_wqv_WORD                            word8
2583         uint32_t word9;
2584         uint32_t word10;
2585 #define cfg_rqv_SHIFT                           14
2586 #define cfg_rqv_MASK                            0x00000003
2587 #define cfg_rqv_WORD                            word10
2588         uint32_t word11;
2589 #define cfg_rq_db_window_SHIFT                  28
2590 #define cfg_rq_db_window_MASK                   0x0000000f
2591 #define cfg_rq_db_window_WORD                   word11
2592         uint32_t word12;
2593 #define cfg_fcoe_SHIFT                          0
2594 #define cfg_fcoe_MASK                           0x00000001
2595 #define cfg_fcoe_WORD                           word12
2596 #define cfg_ext_SHIFT                           1
2597 #define cfg_ext_MASK                            0x00000001
2598 #define cfg_ext_WORD                            word12
2599 #define cfg_hdrr_SHIFT                          2
2600 #define cfg_hdrr_MASK                           0x00000001
2601 #define cfg_hdrr_WORD                           word12
2602 #define cfg_phwq_SHIFT                          15
2603 #define cfg_phwq_MASK                           0x00000001
2604 #define cfg_phwq_WORD                           word12
2605 #define cfg_loopbk_scope_SHIFT                  28
2606 #define cfg_loopbk_scope_MASK                   0x0000000f
2607 #define cfg_loopbk_scope_WORD                   word12
2608         uint32_t sge_supp_len;
2609         uint32_t word14;
2610 #define cfg_sgl_page_cnt_SHIFT                  0
2611 #define cfg_sgl_page_cnt_MASK                   0x0000000f
2612 #define cfg_sgl_page_cnt_WORD                   word14
2613 #define cfg_sgl_page_size_SHIFT                 8
2614 #define cfg_sgl_page_size_MASK                  0x000000ff
2615 #define cfg_sgl_page_size_WORD                  word14
2616 #define cfg_sgl_pp_align_SHIFT                  16
2617 #define cfg_sgl_pp_align_MASK                   0x000000ff
2618 #define cfg_sgl_pp_align_WORD                   word14
2619         uint32_t word15;
2620         uint32_t word16;
2621         uint32_t word17;
2622         uint32_t word18;
2623         uint32_t word19;
2624 };
2625
2626 struct lpfc_mbx_get_sli4_parameters {
2627         struct mbox_header header;
2628         struct lpfc_sli4_parameters sli4_parameters;
2629 };
2630
2631 struct lpfc_rscr_desc_generic {
2632 #define LPFC_RSRC_DESC_WSIZE                    22
2633         uint32_t desc[LPFC_RSRC_DESC_WSIZE];
2634 };
2635
2636 struct lpfc_rsrc_desc_pcie {
2637         uint32_t word0;
2638 #define lpfc_rsrc_desc_pcie_type_SHIFT          0
2639 #define lpfc_rsrc_desc_pcie_type_MASK           0x000000ff
2640 #define lpfc_rsrc_desc_pcie_type_WORD           word0
2641 #define LPFC_RSRC_DESC_TYPE_PCIE                0x40
2642 #define lpfc_rsrc_desc_pcie_length_SHIFT        8
2643 #define lpfc_rsrc_desc_pcie_length_MASK         0x000000ff
2644 #define lpfc_rsrc_desc_pcie_length_WORD         word0
2645         uint32_t word1;
2646 #define lpfc_rsrc_desc_pcie_pfnum_SHIFT         0
2647 #define lpfc_rsrc_desc_pcie_pfnum_MASK          0x000000ff
2648 #define lpfc_rsrc_desc_pcie_pfnum_WORD          word1
2649         uint32_t reserved;
2650         uint32_t word3;
2651 #define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT     0
2652 #define lpfc_rsrc_desc_pcie_sriov_sta_MASK      0x000000ff
2653 #define lpfc_rsrc_desc_pcie_sriov_sta_WORD      word3
2654 #define lpfc_rsrc_desc_pcie_pf_sta_SHIFT        8
2655 #define lpfc_rsrc_desc_pcie_pf_sta_MASK         0x000000ff
2656 #define lpfc_rsrc_desc_pcie_pf_sta_WORD         word3
2657 #define lpfc_rsrc_desc_pcie_pf_type_SHIFT       16
2658 #define lpfc_rsrc_desc_pcie_pf_type_MASK        0x000000ff
2659 #define lpfc_rsrc_desc_pcie_pf_type_WORD        word3
2660         uint32_t word4;
2661 #define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT     0
2662 #define lpfc_rsrc_desc_pcie_nr_virtfn_MASK      0x0000ffff
2663 #define lpfc_rsrc_desc_pcie_nr_virtfn_WORD      word4
2664 };
2665
2666 struct lpfc_rsrc_desc_fcfcoe {
2667         uint32_t word0;
2668 #define lpfc_rsrc_desc_fcfcoe_type_SHIFT        0
2669 #define lpfc_rsrc_desc_fcfcoe_type_MASK         0x000000ff
2670 #define lpfc_rsrc_desc_fcfcoe_type_WORD         word0
2671 #define LPFC_RSRC_DESC_TYPE_FCFCOE              0x43
2672 #define lpfc_rsrc_desc_fcfcoe_length_SHIFT      8
2673 #define lpfc_rsrc_desc_fcfcoe_length_MASK       0x000000ff
2674 #define lpfc_rsrc_desc_fcfcoe_length_WORD       word0
2675 #define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_RSVD      0
2676 #define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_LENGTH    72
2677 #define LPFC_RSRC_DESC_TYPE_FCFCOE_V1_LENGTH    88
2678         uint32_t word1;
2679 #define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT       0
2680 #define lpfc_rsrc_desc_fcfcoe_vfnum_MASK        0x000000ff
2681 #define lpfc_rsrc_desc_fcfcoe_vfnum_WORD        word1
2682 #define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT       16
2683 #define lpfc_rsrc_desc_fcfcoe_pfnum_MASK        0x000007ff
2684 #define lpfc_rsrc_desc_fcfcoe_pfnum_WORD        word1
2685         uint32_t word2;
2686 #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT     0
2687 #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK      0x0000ffff
2688 #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD      word2
2689 #define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT     16
2690 #define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK      0x0000ffff
2691 #define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD      word2
2692         uint32_t word3;
2693 #define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT      0
2694 #define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK       0x0000ffff
2695 #define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD       word3
2696 #define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT      16
2697 #define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK       0x0000ffff
2698 #define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD       word3
2699         uint32_t word4;
2700 #define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT      0
2701 #define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK       0x0000ffff
2702 #define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD       word4
2703 #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT     16
2704 #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK      0x0000ffff
2705 #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD      word4
2706         uint32_t word5;
2707 #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT    0
2708 #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK     0x0000ffff
2709 #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD     word5
2710 #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT     16
2711 #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK      0x0000ffff
2712 #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD      word5
2713         uint32_t word6;
2714         uint32_t word7;
2715         uint32_t word8;
2716         uint32_t word9;
2717         uint32_t word10;
2718         uint32_t word11;
2719         uint32_t word12;
2720         uint32_t word13;
2721 #define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT      0
2722 #define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK       0x0000003f
2723 #define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD       word13
2724 #define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT      6
2725 #define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK       0x00000003
2726 #define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD       word13
2727 #define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT         8
2728 #define lpfc_rsrc_desc_fcfcoe_lmc_MASK          0x00000001
2729 #define lpfc_rsrc_desc_fcfcoe_lmc_WORD          word13
2730 #define lpfc_rsrc_desc_fcfcoe_lld_SHIFT         9
2731 #define lpfc_rsrc_desc_fcfcoe_lld_MASK          0x00000001
2732 #define lpfc_rsrc_desc_fcfcoe_lld_WORD          word13
2733 #define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT      16
2734 #define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK       0x0000ffff
2735 #define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD       word13
2736 /* extended FC/FCoE Resource Descriptor when length = 88 bytes */
2737         uint32_t bw_min;
2738         uint32_t bw_max;
2739         uint32_t iops_min;
2740         uint32_t iops_max;
2741         uint32_t reserved[4];
2742 };
2743
2744 struct lpfc_func_cfg {
2745 #define LPFC_RSRC_DESC_MAX_NUM                  2
2746         uint32_t rsrc_desc_count;
2747         struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
2748 };
2749
2750 struct lpfc_mbx_get_func_cfg {
2751         struct mbox_header header;
2752 #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE       0x0
2753 #define LPFC_CFG_TYPE_FACTURY_DEFAULT           0x1
2754 #define LPFC_CFG_TYPE_CURRENT_ACTIVE            0x2
2755         struct lpfc_func_cfg func_cfg;
2756 };
2757
2758 struct lpfc_prof_cfg {
2759 #define LPFC_RSRC_DESC_MAX_NUM                  2
2760         uint32_t rsrc_desc_count;
2761         struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
2762 };
2763
2764 struct lpfc_mbx_get_prof_cfg {
2765         struct mbox_header header;
2766 #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE       0x0
2767 #define LPFC_CFG_TYPE_FACTURY_DEFAULT           0x1
2768 #define LPFC_CFG_TYPE_CURRENT_ACTIVE            0x2
2769         union {
2770                 struct {
2771                         uint32_t word10;
2772 #define lpfc_mbx_get_prof_cfg_prof_id_SHIFT     0
2773 #define lpfc_mbx_get_prof_cfg_prof_id_MASK      0x000000ff
2774 #define lpfc_mbx_get_prof_cfg_prof_id_WORD      word10
2775 #define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT     8
2776 #define lpfc_mbx_get_prof_cfg_prof_tp_MASK      0x00000003
2777 #define lpfc_mbx_get_prof_cfg_prof_tp_WORD      word10
2778                 } request;
2779                 struct {
2780                         struct lpfc_prof_cfg prof_cfg;
2781                 } response;
2782         } u;
2783 };
2784
2785 struct lpfc_controller_attribute {
2786         uint32_t version_string[8];
2787         uint32_t manufacturer_name[8];
2788         uint32_t supported_modes;
2789         uint32_t word17;
2790 #define lpfc_cntl_attr_eprom_ver_lo_SHIFT       0
2791 #define lpfc_cntl_attr_eprom_ver_lo_MASK        0x000000ff
2792 #define lpfc_cntl_attr_eprom_ver_lo_WORD        word17
2793 #define lpfc_cntl_attr_eprom_ver_hi_SHIFT       8
2794 #define lpfc_cntl_attr_eprom_ver_hi_MASK        0x000000ff
2795 #define lpfc_cntl_attr_eprom_ver_hi_WORD        word17
2796         uint32_t mbx_da_struct_ver;
2797         uint32_t ep_fw_da_struct_ver;
2798         uint32_t ncsi_ver_str[3];
2799         uint32_t dflt_ext_timeout;
2800         uint32_t model_number[8];
2801         uint32_t description[16];
2802         uint32_t serial_number[8];
2803         uint32_t ip_ver_str[8];
2804         uint32_t fw_ver_str[8];
2805         uint32_t bios_ver_str[8];
2806         uint32_t redboot_ver_str[8];
2807         uint32_t driver_ver_str[8];
2808         uint32_t flash_fw_ver_str[8];
2809         uint32_t functionality;
2810         uint32_t word105;
2811 #define lpfc_cntl_attr_max_cbd_len_SHIFT        0
2812 #define lpfc_cntl_attr_max_cbd_len_MASK         0x0000ffff
2813 #define lpfc_cntl_attr_max_cbd_len_WORD         word105
2814 #define lpfc_cntl_attr_asic_rev_SHIFT           16
2815 #define lpfc_cntl_attr_asic_rev_MASK            0x000000ff
2816 #define lpfc_cntl_attr_asic_rev_WORD            word105
2817 #define lpfc_cntl_attr_gen_guid0_SHIFT          24
2818 #define lpfc_cntl_attr_gen_guid0_MASK           0x000000ff
2819 #define lpfc_cntl_attr_gen_guid0_WORD           word105
2820         uint32_t gen_guid1_12[3];
2821         uint32_t word109;
2822 #define lpfc_cntl_attr_gen_guid13_14_SHIFT      0
2823 #define lpfc_cntl_attr_gen_guid13_14_MASK       0x0000ffff
2824 #define lpfc_cntl_attr_gen_guid13_14_WORD       word109
2825 #define lpfc_cntl_attr_gen_guid15_SHIFT         16
2826 #define lpfc_cntl_attr_gen_guid15_MASK          0x000000ff
2827 #define lpfc_cntl_attr_gen_guid15_WORD          word109
2828 #define lpfc_cntl_attr_hba_port_cnt_SHIFT       24
2829 #define lpfc_cntl_attr_hba_port_cnt_MASK        0x000000ff
2830 #define lpfc_cntl_attr_hba_port_cnt_WORD        word109
2831         uint32_t word110;
2832 #define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT       0
2833 #define lpfc_cntl_attr_dflt_lnk_tmo_MASK        0x0000ffff
2834 #define lpfc_cntl_attr_dflt_lnk_tmo_WORD        word110
2835 #define lpfc_cntl_attr_multi_func_dev_SHIFT     24
2836 #define lpfc_cntl_attr_multi_func_dev_MASK      0x000000ff
2837 #define lpfc_cntl_attr_multi_func_dev_WORD      word110
2838         uint32_t word111;
2839 #define lpfc_cntl_attr_cache_valid_SHIFT        0
2840 #define lpfc_cntl_attr_cache_valid_MASK         0x000000ff
2841 #define lpfc_cntl_attr_cache_valid_WORD         word111
2842 #define lpfc_cntl_attr_hba_status_SHIFT         8
2843 #define lpfc_cntl_attr_hba_status_MASK          0x000000ff
2844 #define lpfc_cntl_attr_hba_status_WORD          word111
2845 #define lpfc_cntl_attr_max_domain_SHIFT         16
2846 #define lpfc_cntl_attr_max_domain_MASK          0x000000ff
2847 #define lpfc_cntl_attr_max_domain_WORD          word111
2848 #define lpfc_cntl_attr_lnk_numb_SHIFT           24
2849 #define lpfc_cntl_attr_lnk_numb_MASK            0x0000003f
2850 #define lpfc_cntl_attr_lnk_numb_WORD            word111
2851 #define lpfc_cntl_attr_lnk_type_SHIFT           30
2852 #define lpfc_cntl_attr_lnk_type_MASK            0x00000003
2853 #define lpfc_cntl_attr_lnk_type_WORD            word111
2854         uint32_t fw_post_status;
2855         uint32_t hba_mtu[8];
2856         uint32_t word121;
2857         uint32_t reserved1[3];
2858         uint32_t word125;
2859 #define lpfc_cntl_attr_pci_vendor_id_SHIFT      0
2860 #define lpfc_cntl_attr_pci_vendor_id_MASK       0x0000ffff
2861 #define lpfc_cntl_attr_pci_vendor_id_WORD       word125
2862 #define lpfc_cntl_attr_pci_device_id_SHIFT      16
2863 #define lpfc_cntl_attr_pci_device_id_MASK       0x0000ffff
2864 #define lpfc_cntl_attr_pci_device_id_WORD       word125
2865         uint32_t word126;
2866 #define lpfc_cntl_attr_pci_subvdr_id_SHIFT      0
2867 #define lpfc_cntl_attr_pci_subvdr_id_MASK       0x0000ffff
2868 #define lpfc_cntl_attr_pci_subvdr_id_WORD       word126
2869 #define lpfc_cntl_attr_pci_subsys_id_SHIFT      16
2870 #define lpfc_cntl_attr_pci_subsys_id_MASK       0x0000ffff
2871 #define lpfc_cntl_attr_pci_subsys_id_WORD       word126
2872         uint32_t word127;
2873 #define lpfc_cntl_attr_pci_bus_num_SHIFT        0
2874 #define lpfc_cntl_attr_pci_bus_num_MASK         0x000000ff
2875 #define lpfc_cntl_attr_pci_bus_num_WORD         word127
2876 #define lpfc_cntl_attr_pci_dev_num_SHIFT        8
2877 #define lpfc_cntl_attr_pci_dev_num_MASK         0x000000ff
2878 #define lpfc_cntl_attr_pci_dev_num_WORD         word127
2879 #define lpfc_cntl_attr_pci_fnc_num_SHIFT        16
2880 #define lpfc_cntl_attr_pci_fnc_num_MASK         0x000000ff
2881 #define lpfc_cntl_attr_pci_fnc_num_WORD         word127
2882 #define lpfc_cntl_attr_inf_type_SHIFT           24
2883 #define lpfc_cntl_attr_inf_type_MASK            0x000000ff
2884 #define lpfc_cntl_attr_inf_type_WORD            word127
2885         uint32_t unique_id[2];
2886         uint32_t word130;
2887 #define lpfc_cntl_attr_num_netfil_SHIFT         0
2888 #define lpfc_cntl_attr_num_netfil_MASK          0x000000ff
2889 #define lpfc_cntl_attr_num_netfil_WORD          word130
2890         uint32_t reserved2[4];
2891 };
2892
2893 struct lpfc_mbx_get_cntl_attributes {
2894         union  lpfc_sli4_cfg_shdr cfg_shdr;
2895         struct lpfc_controller_attribute cntl_attr;
2896 };
2897
2898 struct lpfc_mbx_get_port_name {
2899         struct mbox_header header;
2900         union {
2901                 struct {
2902                         uint32_t word4;
2903 #define lpfc_mbx_get_port_name_lnk_type_SHIFT   0
2904 #define lpfc_mbx_get_port_name_lnk_type_MASK    0x00000003
2905 #define lpfc_mbx_get_port_name_lnk_type_WORD    word4
2906                 } request;
2907                 struct {
2908                         uint32_t word4;
2909 #define lpfc_mbx_get_port_name_name0_SHIFT      0
2910 #define lpfc_mbx_get_port_name_name0_MASK       0x000000FF
2911 #define lpfc_mbx_get_port_name_name0_WORD       word4
2912 #define lpfc_mbx_get_port_name_name1_SHIFT      8
2913 #define lpfc_mbx_get_port_name_name1_MASK       0x000000FF
2914 #define lpfc_mbx_get_port_name_name1_WORD       word4
2915 #define lpfc_mbx_get_port_name_name2_SHIFT      16
2916 #define lpfc_mbx_get_port_name_name2_MASK       0x000000FF
2917 #define lpfc_mbx_get_port_name_name2_WORD       word4
2918 #define lpfc_mbx_get_port_name_name3_SHIFT      24
2919 #define lpfc_mbx_get_port_name_name3_MASK       0x000000FF
2920 #define lpfc_mbx_get_port_name_name3_WORD       word4
2921 #define LPFC_LINK_NUMBER_0                      0
2922 #define LPFC_LINK_NUMBER_1                      1
2923 #define LPFC_LINK_NUMBER_2                      2
2924 #define LPFC_LINK_NUMBER_3                      3
2925                 } response;
2926         } u;
2927 };
2928
2929 /* Mailbox Completion Queue Error Messages */
2930 #define MB_CQE_STATUS_SUCCESS                   0x0
2931 #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES   0x1
2932 #define MB_CQE_STATUS_INVALID_PARAMETER         0x2
2933 #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES    0x3
2934 #define MB_CEQ_STATUS_QUEUE_FLUSHING            0x4
2935 #define MB_CQE_STATUS_DMA_FAILED                0x5
2936
2937 #define LPFC_MBX_WR_CONFIG_MAX_BDE              8
2938 struct lpfc_mbx_wr_object {
2939         struct mbox_header header;
2940         union {
2941                 struct {
2942                         uint32_t word4;
2943 #define lpfc_wr_object_eof_SHIFT                31
2944 #define lpfc_wr_object_eof_MASK                 0x00000001
2945 #define lpfc_wr_object_eof_WORD                 word4
2946 #define lpfc_wr_object_write_length_SHIFT       0
2947 #define lpfc_wr_object_write_length_MASK        0x00FFFFFF
2948 #define lpfc_wr_object_write_length_WORD        word4
2949                         uint32_t write_offset;
2950                         uint32_t object_name[26];
2951                         uint32_t bde_count;
2952                         struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
2953                 } request;
2954                 struct {
2955                         uint32_t actual_write_length;
2956                 } response;
2957         } u;
2958 };
2959
2960 /* mailbox queue entry structure */
2961 struct lpfc_mqe {
2962         uint32_t word0;
2963 #define lpfc_mqe_status_SHIFT           16
2964 #define lpfc_mqe_status_MASK            0x0000FFFF
2965 #define lpfc_mqe_status_WORD            word0
2966 #define lpfc_mqe_command_SHIFT          8
2967 #define lpfc_mqe_command_MASK           0x000000FF
2968 #define lpfc_mqe_command_WORD           word0
2969         union {
2970                 uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
2971                 /* sli4 mailbox commands */
2972                 struct lpfc_mbx_sli4_config sli4_config;
2973                 struct lpfc_mbx_init_vfi init_vfi;
2974                 struct lpfc_mbx_reg_vfi reg_vfi;
2975                 struct lpfc_mbx_reg_vfi unreg_vfi;
2976                 struct lpfc_mbx_init_vpi init_vpi;
2977                 struct lpfc_mbx_resume_rpi resume_rpi;
2978                 struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
2979                 struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
2980                 struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
2981                 struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
2982                 struct lpfc_mbx_reg_fcfi reg_fcfi;
2983                 struct lpfc_mbx_unreg_fcfi unreg_fcfi;
2984                 struct lpfc_mbx_mq_create mq_create;
2985                 struct lpfc_mbx_mq_create_ext mq_create_ext;
2986                 struct lpfc_mbx_eq_create eq_create;
2987                 struct lpfc_mbx_modify_eq_delay eq_delay;
2988                 struct lpfc_mbx_cq_create cq_create;
2989                 struct lpfc_mbx_wq_create wq_create;
2990                 struct lpfc_mbx_rq_create rq_create;
2991                 struct lpfc_mbx_mq_destroy mq_destroy;
2992                 struct lpfc_mbx_eq_destroy eq_destroy;
2993                 struct lpfc_mbx_cq_destroy cq_destroy;
2994                 struct lpfc_mbx_wq_destroy wq_destroy;
2995                 struct lpfc_mbx_rq_destroy rq_destroy;
2996                 struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
2997                 struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
2998                 struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
2999                 struct lpfc_mbx_post_sgl_pages post_sgl_pages;
3000                 struct lpfc_mbx_nembed_cmd nembed_cmd;
3001                 struct lpfc_mbx_read_rev read_rev;
3002                 struct lpfc_mbx_read_vpi read_vpi;
3003                 struct lpfc_mbx_read_config rd_config;
3004                 struct lpfc_mbx_request_features req_ftrs;
3005                 struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
3006                 struct lpfc_mbx_query_fw_config query_fw_cfg;
3007                 struct lpfc_mbx_supp_pages supp_pages;
3008                 struct lpfc_mbx_pc_sli4_params sli4_params;
3009                 struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
3010                 struct lpfc_mbx_set_link_diag_state link_diag_state;
3011                 struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
3012                 struct lpfc_mbx_run_link_diag_test link_diag_test;
3013                 struct lpfc_mbx_get_func_cfg get_func_cfg;
3014                 struct lpfc_mbx_get_prof_cfg get_prof_cfg;
3015                 struct lpfc_mbx_wr_object wr_object;
3016                 struct lpfc_mbx_get_port_name get_port_name;
3017                 struct lpfc_mbx_nop nop;
3018         } un;
3019 };
3020
3021 struct lpfc_mcqe {
3022         uint32_t word0;
3023 #define lpfc_mcqe_status_SHIFT          0
3024 #define lpfc_mcqe_status_MASK           0x0000FFFF
3025 #define lpfc_mcqe_status_WORD           word0
3026 #define lpfc_mcqe_ext_status_SHIFT      16
3027 #define lpfc_mcqe_ext_status_MASK       0x0000FFFF
3028 #define lpfc_mcqe_ext_status_WORD       word0
3029         uint32_t mcqe_tag0;
3030         uint32_t mcqe_tag1;
3031         uint32_t trailer;
3032 #define lpfc_trailer_valid_SHIFT        31
3033 #define lpfc_trailer_valid_MASK         0x00000001
3034 #define lpfc_trailer_valid_WORD         trailer
3035 #define lpfc_trailer_async_SHIFT        30
3036 #define lpfc_trailer_async_MASK         0x00000001
3037 #define lpfc_trailer_async_WORD         trailer
3038 #define lpfc_trailer_hpi_SHIFT          29
3039 #define lpfc_trailer_hpi_MASK           0x00000001
3040 #define lpfc_trailer_hpi_WORD           trailer
3041 #define lpfc_trailer_completed_SHIFT    28
3042 #define lpfc_trailer_completed_MASK     0x00000001
3043 #define lpfc_trailer_completed_WORD     trailer
3044 #define lpfc_trailer_consumed_SHIFT     27
3045 #define lpfc_trailer_consumed_MASK      0x00000001
3046 #define lpfc_trailer_consumed_WORD      trailer
3047 #define lpfc_trailer_type_SHIFT         16
3048 #define lpfc_trailer_type_MASK          0x000000FF
3049 #define lpfc_trailer_type_WORD          trailer
3050 #define lpfc_trailer_code_SHIFT         8
3051 #define lpfc_trailer_code_MASK          0x000000FF
3052 #define lpfc_trailer_code_WORD          trailer
3053 #define LPFC_TRAILER_CODE_LINK  0x1
3054 #define LPFC_TRAILER_CODE_FCOE  0x2
3055 #define LPFC_TRAILER_CODE_DCBX  0x3
3056 #define LPFC_TRAILER_CODE_GRP5  0x5
3057 #define LPFC_TRAILER_CODE_FC    0x10
3058 #define LPFC_TRAILER_CODE_SLI   0x11
3059 };
3060
3061 struct lpfc_acqe_link {
3062         uint32_t word0;
3063 #define lpfc_acqe_link_speed_SHIFT              24
3064 #define lpfc_acqe_link_speed_MASK               0x000000FF
3065 #define lpfc_acqe_link_speed_WORD               word0
3066 #define LPFC_ASYNC_LINK_SPEED_ZERO              0x0
3067 #define LPFC_ASYNC_LINK_SPEED_10MBPS            0x1
3068 #define LPFC_ASYNC_LINK_SPEED_100MBPS           0x2
3069 #define LPFC_ASYNC_LINK_SPEED_1GBPS             0x3
3070 #define LPFC_ASYNC_LINK_SPEED_10GBPS            0x4
3071 #define lpfc_acqe_link_duplex_SHIFT             16
3072 #define lpfc_acqe_link_duplex_MASK              0x000000FF
3073 #define lpfc_acqe_link_duplex_WORD              word0
3074 #define LPFC_ASYNC_LINK_DUPLEX_NONE             0x0
3075 #define LPFC_ASYNC_LINK_DUPLEX_HALF             0x1
3076 #define LPFC_ASYNC_LINK_DUPLEX_FULL             0x2
3077 #define lpfc_acqe_link_status_SHIFT             8
3078 #define lpfc_acqe_link_status_MASK              0x000000FF
3079 #define lpfc_acqe_link_status_WORD              word0
3080 #define LPFC_ASYNC_LINK_STATUS_DOWN             0x0
3081 #define LPFC_ASYNC_LINK_STATUS_UP               0x1
3082 #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN     0x2
3083 #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP       0x3
3084 #define lpfc_acqe_link_type_SHIFT               6
3085 #define lpfc_acqe_link_type_MASK                0x00000003
3086 #define lpfc_acqe_link_type_WORD                word0
3087 #define lpfc_acqe_link_number_SHIFT             0
3088 #define lpfc_acqe_link_number_MASK              0x0000003F
3089 #define lpfc_acqe_link_number_WORD              word0
3090         uint32_t word1;
3091 #define lpfc_acqe_link_fault_SHIFT      0
3092 #define lpfc_acqe_link_fault_MASK       0x000000FF
3093 #define lpfc_acqe_link_fault_WORD       word1
3094 #define LPFC_ASYNC_LINK_FAULT_NONE      0x0
3095 #define LPFC_ASYNC_LINK_FAULT_LOCAL     0x1
3096 #define LPFC_ASYNC_LINK_FAULT_REMOTE    0x2
3097 #define lpfc_acqe_logical_link_speed_SHIFT      16
3098 #define lpfc_acqe_logical_link_speed_MASK       0x0000FFFF
3099 #define lpfc_acqe_logical_link_speed_WORD       word1
3100         uint32_t event_tag;
3101         uint32_t trailer;
3102 #define LPFC_LINK_EVENT_TYPE_PHYSICAL   0x0
3103 #define LPFC_LINK_EVENT_TYPE_VIRTUAL    0x1
3104 };
3105
3106 struct lpfc_acqe_fip {
3107         uint32_t index;
3108         uint32_t word1;
3109 #define lpfc_acqe_fip_fcf_count_SHIFT           0
3110 #define lpfc_acqe_fip_fcf_count_MASK            0x0000FFFF
3111 #define lpfc_acqe_fip_fcf_count_WORD            word1
3112 #define lpfc_acqe_fip_event_type_SHIFT          16
3113 #define lpfc_acqe_fip_event_type_MASK           0x0000FFFF
3114 #define lpfc_acqe_fip_event_type_WORD           word1
3115         uint32_t event_tag;
3116         uint32_t trailer;
3117 #define LPFC_FIP_EVENT_TYPE_NEW_FCF             0x1
3118 #define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL      0x2
3119 #define LPFC_FIP_EVENT_TYPE_FCF_DEAD            0x3
3120 #define LPFC_FIP_EVENT_TYPE_CVL                 0x4
3121 #define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD       0x5
3122 };
3123
3124 struct lpfc_acqe_dcbx {
3125         uint32_t tlv_ttl;
3126         uint32_t reserved;
3127         uint32_t event_tag;
3128         uint32_t trailer;
3129 };
3130
3131 struct lpfc_acqe_grp5 {
3132         uint32_t word0;
3133 #define lpfc_acqe_grp5_type_SHIFT               6
3134 #define lpfc_acqe_grp5_type_MASK                0x00000003
3135 #define lpfc_acqe_grp5_type_WORD                word0
3136 #define lpfc_acqe_grp5_number_SHIFT             0
3137 #define lpfc_acqe_grp5_number_MASK              0x0000003F
3138 #define lpfc_acqe_grp5_number_WORD              word0
3139         uint32_t word1;
3140 #define lpfc_acqe_grp5_llink_spd_SHIFT  16
3141 #define lpfc_acqe_grp5_llink_spd_MASK   0x0000FFFF
3142 #define lpfc_acqe_grp5_llink_spd_WORD   word1
3143         uint32_t event_tag;
3144         uint32_t trailer;
3145 };
3146
3147 struct lpfc_acqe_fc_la {
3148         uint32_t word0;
3149 #define lpfc_acqe_fc_la_speed_SHIFT             24
3150 #define lpfc_acqe_fc_la_speed_MASK              0x000000FF
3151 #define lpfc_acqe_fc_la_speed_WORD              word0
3152 #define LPFC_FC_LA_SPEED_UNKOWN         0x0
3153 #define LPFC_FC_LA_SPEED_1G             0x1
3154 #define LPFC_FC_LA_SPEED_2G             0x2
3155 #define LPFC_FC_LA_SPEED_4G             0x4
3156 #define LPFC_FC_LA_SPEED_8G             0x8
3157 #define LPFC_FC_LA_SPEED_10G            0xA
3158 #define LPFC_FC_LA_SPEED_16G            0x10
3159 #define lpfc_acqe_fc_la_topology_SHIFT          16
3160 #define lpfc_acqe_fc_la_topology_MASK           0x000000FF
3161 #define lpfc_acqe_fc_la_topology_WORD           word0
3162 #define LPFC_FC_LA_TOP_UNKOWN           0x0
3163 #define LPFC_FC_LA_TOP_P2P              0x1
3164 #define LPFC_FC_LA_TOP_FCAL             0x2
3165 #define LPFC_FC_LA_TOP_INTERNAL_LOOP    0x3
3166 #define LPFC_FC_LA_TOP_SERDES_LOOP      0x4
3167 #define lpfc_acqe_fc_la_att_type_SHIFT          8
3168 #define lpfc_acqe_fc_la_att_type_MASK           0x000000FF
3169 #define lpfc_acqe_fc_la_att_type_WORD           word0
3170 #define LPFC_FC_LA_TYPE_LINK_UP         0x1
3171 #define LPFC_FC_LA_TYPE_LINK_DOWN       0x2
3172 #define LPFC_FC_LA_TYPE_NO_HARD_ALPA    0x3
3173 #define lpfc_acqe_fc_la_port_type_SHIFT         6
3174 #define lpfc_acqe_fc_la_port_type_MASK          0x00000003
3175 #define lpfc_acqe_fc_la_port_type_WORD          word0
3176 #define LPFC_LINK_TYPE_ETHERNET         0x0
3177 #define LPFC_LINK_TYPE_FC               0x1
3178 #define lpfc_acqe_fc_la_port_number_SHIFT       0
3179 #define lpfc_acqe_fc_la_port_number_MASK        0x0000003F
3180 #define lpfc_acqe_fc_la_port_number_WORD        word0
3181         uint32_t word1;
3182 #define lpfc_acqe_fc_la_llink_spd_SHIFT         16
3183 #define lpfc_acqe_fc_la_llink_spd_MASK          0x0000FFFF
3184 #define lpfc_acqe_fc_la_llink_spd_WORD          word1
3185 #define lpfc_acqe_fc_la_fault_SHIFT             0
3186 #define lpfc_acqe_fc_la_fault_MASK              0x000000FF
3187 #define lpfc_acqe_fc_la_fault_WORD              word1
3188 #define LPFC_FC_LA_FAULT_NONE           0x0
3189 #define LPFC_FC_LA_FAULT_LOCAL          0x1
3190 #define LPFC_FC_LA_FAULT_REMOTE         0x2
3191         uint32_t event_tag;
3192         uint32_t trailer;
3193 #define LPFC_FC_LA_EVENT_TYPE_FC_LINK           0x1
3194 #define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK       0x2
3195 };
3196
3197 struct lpfc_acqe_misconfigured_event {
3198         struct {
3199         uint32_t word0;
3200 #define lpfc_sli_misconfigured_port0_SHIFT      0
3201 #define lpfc_sli_misconfigured_port0_MASK       0x000000FF
3202 #define lpfc_sli_misconfigured_port0_WORD       word0
3203 #define lpfc_sli_misconfigured_port1_SHIFT      8
3204 #define lpfc_sli_misconfigured_port1_MASK       0x000000FF
3205 #define lpfc_sli_misconfigured_port1_WORD       word0
3206 #define lpfc_sli_misconfigured_port2_SHIFT      16
3207 #define lpfc_sli_misconfigured_port2_MASK       0x000000FF
3208 #define lpfc_sli_misconfigured_port2_WORD       word0
3209 #define lpfc_sli_misconfigured_port3_SHIFT      24
3210 #define lpfc_sli_misconfigured_port3_MASK       0x000000FF
3211 #define lpfc_sli_misconfigured_port3_WORD       word0
3212         } theEvent;
3213 #define LPFC_SLI_EVENT_STATUS_VALID                     0x00
3214 #define LPFC_SLI_EVENT_STATUS_NOT_PRESENT       0x01
3215 #define LPFC_SLI_EVENT_STATUS_WRONG_TYPE        0x02
3216 #define LPFC_SLI_EVENT_STATUS_UNSUPPORTED       0x03
3217 };
3218
3219 struct lpfc_acqe_sli {
3220         uint32_t event_data1;
3221         uint32_t event_data2;
3222         uint32_t reserved;
3223         uint32_t trailer;
3224 #define LPFC_SLI_EVENT_TYPE_PORT_ERROR          0x1
3225 #define LPFC_SLI_EVENT_TYPE_OVER_TEMP           0x2
3226 #define LPFC_SLI_EVENT_TYPE_NORM_TEMP           0x3
3227 #define LPFC_SLI_EVENT_TYPE_NVLOG_POST          0x4
3228 #define LPFC_SLI_EVENT_TYPE_DIAG_DUMP           0x5
3229 #define LPFC_SLI_EVENT_TYPE_MISCONFIGURED       0x9
3230 };
3231
3232 /*
3233  * Define the bootstrap mailbox (bmbx) region used to communicate
3234  * mailbox command between the host and port. The mailbox consists
3235  * of a payload area of 256 bytes and a completion queue of length
3236  * 16 bytes.
3237  */
3238 struct lpfc_bmbx_create {
3239         struct lpfc_mqe mqe;
3240         struct lpfc_mcqe mcqe;
3241 };
3242
3243 #define SGL_ALIGN_SZ 64
3244 #define SGL_PAGE_SIZE 4096
3245 /* align SGL addr on a size boundary - adjust address up */
3246 #define NO_XRI  0xffff
3247
3248 struct wqe_common {
3249         uint32_t word6;
3250 #define wqe_xri_tag_SHIFT     0
3251 #define wqe_xri_tag_MASK      0x0000FFFF
3252 #define wqe_xri_tag_WORD      word6
3253 #define wqe_ctxt_tag_SHIFT    16
3254 #define wqe_ctxt_tag_MASK     0x0000FFFF
3255 #define wqe_ctxt_tag_WORD     word6
3256         uint32_t word7;
3257 #define wqe_dif_SHIFT         0
3258 #define wqe_dif_MASK          0x00000003
3259 #define wqe_dif_WORD          word7
3260 #define LPFC_WQE_DIF_PASSTHRU   1
3261 #define LPFC_WQE_DIF_STRIP      2
3262 #define LPFC_WQE_DIF_INSERT     3
3263 #define wqe_ct_SHIFT          2
3264 #define wqe_ct_MASK           0x00000003
3265 #define wqe_ct_WORD           word7
3266 #define wqe_status_SHIFT      4
3267 #define wqe_status_MASK       0x0000000f
3268 #define wqe_status_WORD       word7
3269 #define wqe_cmnd_SHIFT        8
3270 #define wqe_cmnd_MASK         0x000000ff
3271 #define wqe_cmnd_WORD         word7
3272 #define wqe_class_SHIFT       16
3273 #define wqe_class_MASK        0x00000007
3274 #define wqe_class_WORD        word7
3275 #define wqe_ar_SHIFT          19
3276 #define wqe_ar_MASK           0x00000001
3277 #define wqe_ar_WORD           word7
3278 #define wqe_ag_SHIFT          wqe_ar_SHIFT
3279 #define wqe_ag_MASK           wqe_ar_MASK
3280 #define wqe_ag_WORD           wqe_ar_WORD
3281 #define wqe_pu_SHIFT          20
3282 #define wqe_pu_MASK           0x00000003
3283 #define wqe_pu_WORD           word7
3284 #define wqe_erp_SHIFT         22
3285 #define wqe_erp_MASK          0x00000001
3286 #define wqe_erp_WORD          word7
3287 #define wqe_conf_SHIFT        wqe_erp_SHIFT
3288 #define wqe_conf_MASK         wqe_erp_MASK
3289 #define wqe_conf_WORD         wqe_erp_WORD
3290 #define wqe_lnk_SHIFT         23
3291 #define wqe_lnk_MASK          0x00000001
3292 #define wqe_lnk_WORD          word7
3293 #define wqe_tmo_SHIFT         24
3294 #define wqe_tmo_MASK          0x000000ff
3295 #define wqe_tmo_WORD          word7
3296         uint32_t abort_tag; /* word 8 in WQE */
3297         uint32_t word9;
3298 #define wqe_reqtag_SHIFT      0
3299 #define wqe_reqtag_MASK       0x0000FFFF
3300 #define wqe_reqtag_WORD       word9
3301 #define wqe_temp_rpi_SHIFT    16
3302 #define wqe_temp_rpi_MASK     0x0000FFFF
3303 #define wqe_temp_rpi_WORD     word9
3304 #define wqe_rcvoxid_SHIFT     16
3305 #define wqe_rcvoxid_MASK      0x0000FFFF
3306 #define wqe_rcvoxid_WORD      word9
3307         uint32_t word10;
3308 #define wqe_ebde_cnt_SHIFT    0
3309 #define wqe_ebde_cnt_MASK     0x0000000f
3310 #define wqe_ebde_cnt_WORD     word10
3311 #define wqe_lenloc_SHIFT      7
3312 #define wqe_lenloc_MASK       0x00000003
3313 #define wqe_lenloc_WORD       word10
3314 #define LPFC_WQE_LENLOC_NONE            0
3315 #define LPFC_WQE_LENLOC_WORD3   1
3316 #define LPFC_WQE_LENLOC_WORD12  2
3317 #define LPFC_WQE_LENLOC_WORD4   3
3318 #define wqe_qosd_SHIFT        9
3319 #define wqe_qosd_MASK         0x00000001
3320 #define wqe_qosd_WORD         word10
3321 #define wqe_xbl_SHIFT         11
3322 #define wqe_xbl_MASK          0x00000001
3323 #define wqe_xbl_WORD          word10
3324 #define wqe_iod_SHIFT         13
3325 #define wqe_iod_MASK          0x00000001
3326 #define wqe_iod_WORD          word10
3327 #define LPFC_WQE_IOD_WRITE      0
3328 #define LPFC_WQE_IOD_READ       1
3329 #define wqe_dbde_SHIFT        14
3330 #define wqe_dbde_MASK         0x00000001
3331 #define wqe_dbde_WORD         word10
3332 #define wqe_wqes_SHIFT        15
3333 #define wqe_wqes_MASK         0x00000001
3334 #define wqe_wqes_WORD         word10
3335 /* Note that this field overlaps above fields */
3336 #define wqe_wqid_SHIFT        1
3337 #define wqe_wqid_MASK         0x00007fff
3338 #define wqe_wqid_WORD         word10
3339 #define wqe_pri_SHIFT         16
3340 #define wqe_pri_MASK          0x00000007
3341 #define wqe_pri_WORD          word10
3342 #define wqe_pv_SHIFT          19
3343 #define wqe_pv_MASK           0x00000001
3344 #define wqe_pv_WORD           word10
3345 #define wqe_xc_SHIFT          21
3346 #define wqe_xc_MASK           0x00000001
3347 #define wqe_xc_WORD           word10
3348 #define wqe_sr_SHIFT          22
3349 #define wqe_sr_MASK           0x00000001
3350 #define wqe_sr_WORD           word10
3351 #define wqe_ccpe_SHIFT        23
3352 #define wqe_ccpe_MASK         0x00000001
3353 #define wqe_ccpe_WORD         word10
3354 #define wqe_ccp_SHIFT         24
3355 #define wqe_ccp_MASK          0x000000ff
3356 #define wqe_ccp_WORD          word10
3357         uint32_t word11;
3358 #define wqe_cmd_type_SHIFT    0
3359 #define wqe_cmd_type_MASK     0x0000000f
3360 #define wqe_cmd_type_WORD     word11
3361 #define wqe_els_id_SHIFT      4
3362 #define wqe_els_id_MASK       0x00000003
3363 #define wqe_els_id_WORD       word11
3364 #define LPFC_ELS_ID_FLOGI       3
3365 #define LPFC_ELS_ID_FDISC       2
3366 #define LPFC_ELS_ID_LOGO        1
3367 #define LPFC_ELS_ID_DEFAULT     0
3368 #define wqe_wqec_SHIFT        7
3369 #define wqe_wqec_MASK         0x00000001
3370 #define wqe_wqec_WORD         word11
3371 #define wqe_cqid_SHIFT        16
3372 #define wqe_cqid_MASK         0x0000ffff
3373 #define wqe_cqid_WORD         word11
3374 #define LPFC_WQE_CQ_ID_DEFAULT  0xffff
3375 };
3376
3377 struct wqe_did {
3378         uint32_t word5;
3379 #define wqe_els_did_SHIFT         0
3380 #define wqe_els_did_MASK          0x00FFFFFF
3381 #define wqe_els_did_WORD          word5
3382 #define wqe_xmit_bls_pt_SHIFT         28
3383 #define wqe_xmit_bls_pt_MASK          0x00000003
3384 #define wqe_xmit_bls_pt_WORD          word5
3385 #define wqe_xmit_bls_ar_SHIFT         30
3386 #define wqe_xmit_bls_ar_MASK          0x00000001
3387 #define wqe_xmit_bls_ar_WORD          word5
3388 #define wqe_xmit_bls_xo_SHIFT         31
3389 #define wqe_xmit_bls_xo_MASK          0x00000001
3390 #define wqe_xmit_bls_xo_WORD          word5
3391 };
3392
3393 struct lpfc_wqe_generic{
3394         struct ulp_bde64 bde;
3395         uint32_t word3;
3396         uint32_t word4;
3397         uint32_t word5;
3398         struct wqe_common wqe_com;
3399         uint32_t payload[4];
3400 };
3401
3402 struct els_request64_wqe {
3403         struct ulp_bde64 bde;
3404         uint32_t payload_len;
3405         uint32_t word4;
3406 #define els_req64_sid_SHIFT         0
3407 #define els_req64_sid_MASK          0x00FFFFFF
3408 #define els_req64_sid_WORD          word4
3409 #define els_req64_sp_SHIFT          24
3410 #define els_req64_sp_MASK           0x00000001
3411 #define els_req64_sp_WORD           word4
3412 #define els_req64_vf_SHIFT          25
3413 #define els_req64_vf_MASK           0x00000001
3414 #define els_req64_vf_WORD           word4
3415         struct wqe_did  wqe_dest;
3416         struct wqe_common wqe_com; /* words 6-11 */
3417         uint32_t word12;
3418 #define els_req64_vfid_SHIFT        1
3419 #define els_req64_vfid_MASK         0x00000FFF
3420 #define els_req64_vfid_WORD         word12
3421 #define els_req64_pri_SHIFT         13
3422 #define els_req64_pri_MASK          0x00000007
3423 #define els_req64_pri_WORD          word12
3424         uint32_t word13;
3425 #define els_req64_hopcnt_SHIFT      24
3426 #define els_req64_hopcnt_MASK       0x000000ff
3427 #define els_req64_hopcnt_WORD       word13
3428         uint32_t reserved[2];
3429 };
3430
3431 struct xmit_els_rsp64_wqe {
3432         struct ulp_bde64 bde;
3433         uint32_t response_payload_len;
3434         uint32_t word4;
3435 #define els_rsp64_sid_SHIFT         0
3436 #define els_rsp64_sid_MASK          0x00FFFFFF
3437 #define els_rsp64_sid_WORD          word4
3438 #define els_rsp64_sp_SHIFT          24
3439 #define els_rsp64_sp_MASK           0x00000001
3440 #define els_rsp64_sp_WORD           word4
3441         struct wqe_did wqe_dest;
3442         struct wqe_common wqe_com; /* words 6-11 */
3443         uint32_t word12;
3444 #define wqe_rsp_temp_rpi_SHIFT    0
3445 #define wqe_rsp_temp_rpi_MASK     0x0000FFFF
3446 #define wqe_rsp_temp_rpi_WORD     word12
3447         uint32_t rsvd_13_15[3];
3448 };
3449
3450 struct xmit_bls_rsp64_wqe {
3451         uint32_t payload0;
3452 /* Payload0 for BA_ACC */
3453 #define xmit_bls_rsp64_acc_seq_id_SHIFT        16
3454 #define xmit_bls_rsp64_acc_seq_id_MASK         0x000000ff
3455 #define xmit_bls_rsp64_acc_seq_id_WORD         payload0
3456 #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT   24
3457 #define xmit_bls_rsp64_acc_seq_id_vald_MASK    0x000000ff
3458 #define xmit_bls_rsp64_acc_seq_id_vald_WORD    payload0
3459 /* Payload0 for BA_RJT */
3460 #define xmit_bls_rsp64_rjt_vspec_SHIFT   0
3461 #define xmit_bls_rsp64_rjt_vspec_MASK    0x000000ff
3462 #define xmit_bls_rsp64_rjt_vspec_WORD    payload0
3463 #define xmit_bls_rsp64_rjt_expc_SHIFT    8
3464 #define xmit_bls_rsp64_rjt_expc_MASK     0x000000ff
3465 #define xmit_bls_rsp64_rjt_expc_WORD     payload0
3466 #define xmit_bls_rsp64_rjt_rsnc_SHIFT    16
3467 #define xmit_bls_rsp64_rjt_rsnc_MASK     0x000000ff
3468 #define xmit_bls_rsp64_rjt_rsnc_WORD     payload0
3469         uint32_t word1;
3470 #define xmit_bls_rsp64_rxid_SHIFT  0
3471 #define xmit_bls_rsp64_rxid_MASK   0x0000ffff
3472 #define xmit_bls_rsp64_rxid_WORD   word1
3473 #define xmit_bls_rsp64_oxid_SHIFT  16
3474 #define xmit_bls_rsp64_oxid_MASK   0x0000ffff
3475 #define xmit_bls_rsp64_oxid_WORD   word1
3476         uint32_t word2;
3477 #define xmit_bls_rsp64_seqcnthi_SHIFT  0
3478 #define xmit_bls_rsp64_seqcnthi_MASK   0x0000ffff
3479 #define xmit_bls_rsp64_seqcnthi_WORD   word2
3480 #define xmit_bls_rsp64_seqcntlo_SHIFT  16
3481 #define xmit_bls_rsp64_seqcntlo_MASK   0x0000ffff
3482 #define xmit_bls_rsp64_seqcntlo_WORD   word2
3483         uint32_t rsrvd3;
3484         uint32_t rsrvd4;
3485         struct wqe_did  wqe_dest;
3486         struct wqe_common wqe_com; /* words 6-11 */
3487         uint32_t word12;
3488 #define xmit_bls_rsp64_temprpi_SHIFT  0
3489 #define xmit_bls_rsp64_temprpi_MASK   0x0000ffff
3490 #define xmit_bls_rsp64_temprpi_WORD   word12
3491         uint32_t rsvd_13_15[3];
3492 };
3493
3494 struct wqe_rctl_dfctl {
3495         uint32_t word5;
3496 #define wqe_si_SHIFT 2
3497 #define wqe_si_MASK  0x000000001
3498 #define wqe_si_WORD  word5
3499 #define wqe_la_SHIFT 3
3500 #define wqe_la_MASK  0x000000001
3501 #define wqe_la_WORD  word5
3502 #define wqe_xo_SHIFT    6
3503 #define wqe_xo_MASK     0x000000001
3504 #define wqe_xo_WORD     word5
3505 #define wqe_ls_SHIFT 7
3506 #define wqe_ls_MASK  0x000000001
3507 #define wqe_ls_WORD  word5
3508 #define wqe_dfctl_SHIFT 8
3509 #define wqe_dfctl_MASK  0x0000000ff
3510 #define wqe_dfctl_WORD  word5
3511 #define wqe_type_SHIFT 16
3512 #define wqe_type_MASK  0x0000000ff
3513 #define wqe_type_WORD  word5
3514 #define wqe_rctl_SHIFT 24
3515 #define wqe_rctl_MASK  0x0000000ff
3516 #define wqe_rctl_WORD  word5
3517 };
3518
3519 struct xmit_seq64_wqe {
3520         struct ulp_bde64 bde;
3521         uint32_t rsvd3;
3522         uint32_t relative_offset;
3523         struct wqe_rctl_dfctl wge_ctl;
3524         struct wqe_common wqe_com; /* words 6-11 */
3525         uint32_t xmit_len;
3526         uint32_t rsvd_12_15[3];
3527 };
3528 struct xmit_bcast64_wqe {
3529         struct ulp_bde64 bde;
3530         uint32_t seq_payload_len;
3531         uint32_t rsvd4;
3532         struct wqe_rctl_dfctl wge_ctl; /* word 5 */
3533         struct wqe_common wqe_com;     /* words 6-11 */
3534         uint32_t rsvd_12_15[4];
3535 };
3536
3537 struct gen_req64_wqe {
3538         struct ulp_bde64 bde;
3539         uint32_t request_payload_len;
3540         uint32_t relative_offset;
3541         struct wqe_rctl_dfctl wge_ctl; /* word 5 */
3542         struct wqe_common wqe_com;     /* words 6-11 */
3543         uint32_t rsvd_12_15[4];
3544 };
3545
3546 struct create_xri_wqe {
3547         uint32_t rsrvd[5];           /* words 0-4 */
3548         struct wqe_did  wqe_dest;  /* word 5 */
3549         struct wqe_common wqe_com; /* words 6-11 */
3550         uint32_t rsvd_12_15[4];         /* word 12-15 */
3551 };
3552
3553 #define T_REQUEST_TAG 3
3554 #define T_XRI_TAG 1
3555
3556 struct abort_cmd_wqe {
3557         uint32_t rsrvd[3];
3558         uint32_t word3;
3559 #define abort_cmd_ia_SHIFT  0
3560 #define abort_cmd_ia_MASK  0x000000001
3561 #define abort_cmd_ia_WORD  word3
3562 #define abort_cmd_criteria_SHIFT  8
3563 #define abort_cmd_criteria_MASK  0x0000000ff
3564 #define abort_cmd_criteria_WORD  word3
3565         uint32_t rsrvd4;
3566         uint32_t rsrvd5;
3567         struct wqe_common wqe_com;     /* words 6-11 */
3568         uint32_t rsvd_12_15[4];         /* word 12-15 */
3569 };
3570
3571 struct fcp_iwrite64_wqe {
3572         struct ulp_bde64 bde;
3573         uint32_t payload_offset_len;
3574         uint32_t total_xfer_len;
3575         uint32_t initial_xfer_len;
3576         struct wqe_common wqe_com;     /* words 6-11 */
3577         uint32_t rsrvd12;
3578         struct ulp_bde64 ph_bde;       /* words 13-15 */
3579 };
3580
3581 struct fcp_iread64_wqe {
3582         struct ulp_bde64 bde;
3583         uint32_t payload_offset_len;   /* word 3 */
3584         uint32_t total_xfer_len;       /* word 4 */
3585         uint32_t rsrvd5;               /* word 5 */
3586         struct wqe_common wqe_com;     /* words 6-11 */
3587         uint32_t rsrvd12;
3588         struct ulp_bde64 ph_bde;       /* words 13-15 */
3589 };
3590
3591 struct fcp_icmnd64_wqe {
3592         struct ulp_bde64 bde;          /* words 0-2 */
3593         uint32_t rsrvd3;               /* word 3 */
3594         uint32_t rsrvd4;               /* word 4 */
3595         uint32_t rsrvd5;               /* word 5 */
3596         struct wqe_common wqe_com;     /* words 6-11 */
3597         uint32_t rsvd_12_15[4];        /* word 12-15 */
3598 };
3599
3600
3601 union lpfc_wqe {
3602         uint32_t words[16];
3603         struct lpfc_wqe_generic generic;
3604         struct fcp_icmnd64_wqe fcp_icmd;
3605         struct fcp_iread64_wqe fcp_iread;
3606         struct fcp_iwrite64_wqe fcp_iwrite;
3607         struct abort_cmd_wqe abort_cmd;
3608         struct create_xri_wqe create_xri;
3609         struct xmit_bcast64_wqe xmit_bcast64;
3610         struct xmit_seq64_wqe xmit_sequence;
3611         struct xmit_bls_rsp64_wqe xmit_bls_rsp;
3612         struct xmit_els_rsp64_wqe xmit_els_rsp;
3613         struct els_request64_wqe els_req;
3614         struct gen_req64_wqe gen_req;
3615 };
3616
3617 #define LPFC_GROUP_OJECT_MAGIC_NUM              0xfeaa0001
3618 #define LPFC_FILE_TYPE_GROUP                    0xf7
3619 #define LPFC_FILE_ID_GROUP                      0xa2
3620 struct lpfc_grp_hdr {
3621         uint32_t size;
3622         uint32_t magic_number;
3623         uint32_t word2;
3624 #define lpfc_grp_hdr_file_type_SHIFT    24
3625 #define lpfc_grp_hdr_file_type_MASK     0x000000FF
3626 #define lpfc_grp_hdr_file_type_WORD     word2
3627 #define lpfc_grp_hdr_id_SHIFT           16
3628 #define lpfc_grp_hdr_id_MASK            0x000000FF
3629 #define lpfc_grp_hdr_id_WORD            word2
3630         uint8_t rev_name[128];
3631         uint8_t date[12];
3632         uint8_t revision[32];
3633 };
3634
3635 #define FCP_COMMAND 0x0
3636 #define FCP_COMMAND_DATA_OUT 0x1
3637 #define ELS_COMMAND_NON_FIP 0xC
3638 #define ELS_COMMAND_FIP 0xD
3639 #define OTHER_COMMAND 0x8
3640
3641 #define LPFC_FW_DUMP    1
3642 #define LPFC_FW_RESET   2
3643 #define LPFC_DV_RESET   3