1 /******************************************************************************
\r
3 * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
\r
5 * This program is free software; you can redistribute it and/or modify it
\r
6 * under the terms of version 2 of the GNU General Public License as
\r
7 * published by the Free Software Foundation.
\r
9 * This program is distributed in the hope that it will be useful, but WITHOUT
\r
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
\r
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
\r
14 * You should have received a copy of the GNU General Public License along with
\r
15 * this program; if not, write to the Free Software Foundation, Inc.,
\r
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
\r
19 ******************************************************************************/
\r
20 //============================================================
\r
21 // File Name: odm_reg.h
\r
25 // This file is for general register definition.
\r
28 //============================================================
\r
29 #ifndef __HAL_ODM_REG_H__
\r
30 #define __HAL_ODM_REG_H__
\r
33 // Register Definition
\r
37 #define ODM_BB_RESET 0x002
\r
38 #define ODM_DUMMY 0x4fe
\r
39 #define RF_T_METER_OLD 0x24
\r
40 #define RF_T_METER_NEW 0x42
\r
42 #define ODM_EDCA_VO_PARAM 0x500
\r
43 #define ODM_EDCA_VI_PARAM 0x504
\r
44 #define ODM_EDCA_BE_PARAM 0x508
\r
45 #define ODM_EDCA_BK_PARAM 0x50C
\r
46 #define ODM_TXPAUSE 0x522
\r
49 #define REG_LTECOEX_CTRL 0x07C0
\r
50 #define REG_LTECOEX_WRITE_DATA 0x07C4
\r
51 #define REG_LTECOEX_READ_DATA 0x07C8
\r
52 #define REG_LTECOEX_PATH_CONTROL 0x70
\r
55 #define ODM_FPGA_PHY0_PAGE8 0x800
\r
56 #define ODM_PSD_SETTING 0x808
\r
57 #define ODM_AFE_SETTING 0x818
\r
58 #define ODM_TXAGC_B_6_18 0x830
\r
59 #define ODM_TXAGC_B_24_54 0x834
\r
60 #define ODM_TXAGC_B_MCS32_5 0x838
\r
61 #define ODM_TXAGC_B_MCS0_MCS3 0x83c
\r
62 #define ODM_TXAGC_B_MCS4_MCS7 0x848
\r
63 #define ODM_TXAGC_B_MCS8_MCS11 0x84c
\r
64 #define ODM_ANALOG_REGISTER 0x85c
\r
65 #define ODM_RF_INTERFACE_OUTPUT 0x860
\r
66 #define ODM_TXAGC_B_MCS12_MCS15 0x868
\r
67 #define ODM_TXAGC_B_11_A_2_11 0x86c
\r
68 #define ODM_AD_DA_LSB_MASK 0x874
\r
69 #define ODM_ENABLE_3_WIRE 0x88c
\r
70 #define ODM_PSD_REPORT 0x8b4
\r
71 #define ODM_R_ANT_SELECT 0x90c
\r
72 #define ODM_CCK_ANT_SELECT 0xa07
\r
73 #define ODM_CCK_PD_THRESH 0xa0a
\r
74 #define ODM_CCK_RF_REG1 0xa11
\r
75 #define ODM_CCK_MATCH_FILTER 0xa20
\r
76 #define ODM_CCK_RAKE_MAC 0xa2e
\r
77 #define ODM_CCK_CNT_RESET 0xa2d
\r
78 #define ODM_CCK_TX_DIVERSITY 0xa2f
\r
79 #define ODM_CCK_FA_CNT_MSB 0xa5b
\r
80 #define ODM_CCK_FA_CNT_LSB 0xa5c
\r
81 #define ODM_CCK_NEW_FUNCTION 0xa75
\r
82 #define ODM_OFDM_PHY0_PAGE_C 0xc00
\r
83 #define ODM_OFDM_RX_ANT 0xc04
\r
84 #define ODM_R_A_RXIQI 0xc14
\r
85 #define ODM_R_A_AGC_CORE1 0xc50
\r
86 #define ODM_R_A_AGC_CORE2 0xc54
\r
87 #define ODM_R_B_AGC_CORE1 0xc58
\r
88 #define ODM_R_AGC_PAR 0xc70
\r
89 #define ODM_R_HTSTF_AGC_PAR 0xc7c
\r
90 #define ODM_TX_PWR_TRAINING_A 0xc90
\r
91 #define ODM_TX_PWR_TRAINING_B 0xc98
\r
92 #define ODM_OFDM_FA_CNT1 0xcf0
\r
93 #define ODM_OFDM_PHY0_PAGE_D 0xd00
\r
94 #define ODM_OFDM_FA_CNT2 0xda0
\r
95 #define ODM_OFDM_FA_CNT3 0xda4
\r
96 #define ODM_OFDM_FA_CNT4 0xda8
\r
97 #define ODM_TXAGC_A_6_18 0xe00
\r
98 #define ODM_TXAGC_A_24_54 0xe04
\r
99 #define ODM_TXAGC_A_1_MCS32 0xe08
\r
100 #define ODM_TXAGC_A_MCS0_MCS3 0xe10
\r
101 #define ODM_TXAGC_A_MCS4_MCS7 0xe14
\r
102 #define ODM_TXAGC_A_MCS8_MCS11 0xe18
\r
103 #define ODM_TXAGC_A_MCS12_MCS15 0xe1c
\r
106 #define ODM_GAIN_SETTING 0x00
\r
107 #define ODM_CHANNEL 0x18
\r
108 #define ODM_RF_T_METER 0x24
\r
109 #define ODM_RF_T_METER_92D 0x42
\r
110 #define ODM_RF_T_METER_88E 0x42
\r
111 #define ODM_RF_T_METER_92E 0x42
\r
112 #define ODM_RF_T_METER_8812 0x42
\r
113 #define rRF_TxGainOffset 0x55
\r
116 #define ODM_DPDT 0x300
\r
119 #define ODM_PSDREG 0x808
\r
122 #define PATHDIV_REG 0xB30
\r
123 #define PATHDIV_TRI 0xBA0
\r
127 // Bitmap Definition
\r
129 #if(DM_ODM_SUPPORT_TYPE & (ODM_AP))
\r
131 #define rTxAGC_A_CCK11_CCK1_JAguar 0xc20
\r
132 #define rTxAGC_A_Ofdm18_Ofdm6_JAguar 0xc24
\r
133 #define rTxAGC_A_Ofdm54_Ofdm24_JAguar 0xc28
\r
134 #define rTxAGC_A_MCS3_MCS0_JAguar 0xc2c
\r
135 #define rTxAGC_A_MCS7_MCS4_JAguar 0xc30
\r
136 #define rTxAGC_A_MCS11_MCS8_JAguar 0xc34
\r
137 #define rTxAGC_A_MCS15_MCS12_JAguar 0xc38
\r
138 #define rTxAGC_A_Nss1Index3_Nss1Index0_JAguar 0xc3c
\r
139 #define rTxAGC_A_Nss1Index7_Nss1Index4_JAguar 0xc40
\r
140 #define rTxAGC_A_Nss2Index1_Nss1Index8_JAguar 0xc44
\r
141 #define rTxAGC_A_Nss2Index5_Nss2Index2_JAguar 0xc48
\r
142 #define rTxAGC_A_Nss2Index9_Nss2Index6_JAguar 0xc4c
\r
143 #if defined(CONFIG_WLAN_HAL_8814AE)
\r
144 #define rTxAGC_A_MCS19_MCS16_JAguar 0xcd8
\r
145 #define rTxAGC_A_MCS23_MCS20_JAguar 0xcdc
\r
146 #define rTxAGC_A_Nss3Index3_Nss3Index0_JAguar 0xce0
\r
147 #define rTxAGC_A_Nss3Index7_Nss3Index4_JAguar 0xce4
\r
148 #define rTxAGC_A_Nss3Index9_Nss3Index8_JAguar 0xce8
\r
150 #define rTxAGC_B_CCK11_CCK1_JAguar 0xe20
\r
151 #define rTxAGC_B_Ofdm18_Ofdm6_JAguar 0xe24
\r
152 #define rTxAGC_B_Ofdm54_Ofdm24_JAguar 0xe28
\r
153 #define rTxAGC_B_MCS3_MCS0_JAguar 0xe2c
\r
154 #define rTxAGC_B_MCS7_MCS4_JAguar 0xe30
\r
155 #define rTxAGC_B_MCS11_MCS8_JAguar 0xe34
\r
156 #define rTxAGC_B_MCS15_MCS12_JAguar 0xe38
\r
157 #define rTxAGC_B_Nss1Index3_Nss1Index0_JAguar 0xe3c
\r
158 #define rTxAGC_B_Nss1Index7_Nss1Index4_JAguar 0xe40
\r
159 #define rTxAGC_B_Nss2Index1_Nss1Index8_JAguar 0xe44
\r
160 #define rTxAGC_B_Nss2Index5_Nss2Index2_JAguar 0xe48
\r
161 #define rTxAGC_B_Nss2Index9_Nss2Index6_JAguar 0xe4c
\r
162 #if defined(CONFIG_WLAN_HAL_8814AE)
\r
163 #define rTxAGC_B_MCS19_MCS16_JAguar 0xed8
\r
164 #define rTxAGC_B_MCS23_MCS20_JAguar 0xedc
\r
165 #define rTxAGC_B_Nss3Index3_Nss3Index0_JAguar 0xee0
\r
166 #define rTxAGC_B_Nss3Index7_Nss3Index4_JAguar 0xee4
\r
167 #define rTxAGC_B_Nss3Index9_Nss3Index8_JAguar 0xee8
\r
168 #define rTxAGC_C_CCK11_CCK1_JAguar 0x1820
\r
169 #define rTxAGC_C_Ofdm18_Ofdm6_JAguar 0x1824
\r
170 #define rTxAGC_C_Ofdm54_Ofdm24_JAguar 0x1828
\r
171 #define rTxAGC_C_MCS3_MCS0_JAguar 0x182c
\r
172 #define rTxAGC_C_MCS7_MCS4_JAguar 0x1830
\r
173 #define rTxAGC_C_MCS11_MCS8_JAguar 0x1834
\r
174 #define rTxAGC_C_MCS15_MCS12_JAguar 0x1838
\r
175 #define rTxAGC_C_Nss1Index3_Nss1Index0_JAguar 0x183c
\r
176 #define rTxAGC_C_Nss1Index7_Nss1Index4_JAguar 0x1840
\r
177 #define rTxAGC_C_Nss2Index1_Nss1Index8_JAguar 0x1844
\r
178 #define rTxAGC_C_Nss2Index5_Nss2Index2_JAguar 0x1848
\r
179 #define rTxAGC_C_Nss2Index9_Nss2Index6_JAguar 0x184c
\r
180 #define rTxAGC_C_MCS19_MCS16_JAguar 0x18d8
\r
181 #define rTxAGC_C_MCS23_MCS20_JAguar 0x18dc
\r
182 #define rTxAGC_C_Nss3Index3_Nss3Index0_JAguar 0x18e0
\r
183 #define rTxAGC_C_Nss3Index7_Nss3Index4_JAguar 0x18e4
\r
184 #define rTxAGC_C_Nss3Index9_Nss3Index8_JAguar 0x18e8
\r
185 #define rTxAGC_D_CCK11_CCK1_JAguar 0x1a20
\r
186 #define rTxAGC_D_Ofdm18_Ofdm6_JAguar 0x1a24
\r
187 #define rTxAGC_D_Ofdm54_Ofdm24_JAguar 0x1a28
\r
188 #define rTxAGC_D_MCS3_MCS0_JAguar 0x1a2c
\r
189 #define rTxAGC_D_MCS7_MCS4_JAguar 0x1a30
\r
190 #define rTxAGC_D_MCS11_MCS8_JAguar 0x1a34
\r
191 #define rTxAGC_D_MCS15_MCS12_JAguar 0x1a38
\r
192 #define rTxAGC_D_Nss1Index3_Nss1Index0_JAguar 0x1a3c
\r
193 #define rTxAGC_D_Nss1Index7_Nss1Index4_JAguar 0x1a40
\r
194 #define rTxAGC_D_Nss2Index1_Nss1Index8_JAguar 0x1a44
\r
195 #define rTxAGC_D_Nss2Index5_Nss2Index2_JAguar 0x1a48
\r
196 #define rTxAGC_D_Nss2Index9_Nss2Index6_JAguar 0x1a4c
\r
197 #define rTxAGC_D_MCS19_MCS16_JAguar 0x1ad8
\r
198 #define rTxAGC_D_MCS23_MCS20_JAguar 0x1adc
\r
199 #define rTxAGC_D_Nss3Index3_Nss3Index0_JAguar 0x1ae0
\r
200 #define rTxAGC_D_Nss3Index7_Nss3Index4_JAguar 0x1ae4
\r
201 #define rTxAGC_D_Nss3Index9_Nss3Index8_JAguar 0x1ae8
\r
204 #define bTxAGC_byte0_Jaguar 0xff
\r
205 #define bTxAGC_byte1_Jaguar 0xff00
\r
206 #define bTxAGC_byte2_Jaguar 0xff0000
\r
207 #define bTxAGC_byte3_Jaguar 0xff000000
\r
210 #define BIT_FA_RESET BIT0
\r