2 * Texas Instruments Ethernet Switch Driver
4 * Copyright (C) 2012 Texas Instruments
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
16 #include <linux/kernel.h>
18 #include <linux/clk.h>
19 #include <linux/timer.h>
20 #include <linux/module.h>
21 #include <linux/platform_device.h>
22 #include <linux/irqreturn.h>
23 #include <linux/interrupt.h>
24 #include <linux/if_ether.h>
25 #include <linux/etherdevice.h>
26 #include <linux/netdevice.h>
27 #include <linux/net_tstamp.h>
28 #include <linux/phy.h>
29 #include <linux/workqueue.h>
30 #include <linux/delay.h>
31 #include <linux/pm_runtime.h>
33 #include <linux/of_net.h>
34 #include <linux/of_device.h>
35 #include <linux/if_vlan.h>
36 #include <linux/mfd/syscon.h>
37 #include <linux/regmap.h>
39 #include <linux/pinctrl/consumer.h>
44 #include "davinci_cpdma.h"
46 #define CPSW_DEBUG (NETIF_MSG_HW | NETIF_MSG_WOL | \
47 NETIF_MSG_DRV | NETIF_MSG_LINK | \
48 NETIF_MSG_IFUP | NETIF_MSG_INTR | \
49 NETIF_MSG_PROBE | NETIF_MSG_TIMER | \
50 NETIF_MSG_IFDOWN | NETIF_MSG_RX_ERR | \
51 NETIF_MSG_TX_ERR | NETIF_MSG_TX_DONE | \
52 NETIF_MSG_PKTDATA | NETIF_MSG_TX_QUEUED | \
55 #define cpsw_info(priv, type, format, ...) \
57 if (netif_msg_##type(priv) && net_ratelimit()) \
58 dev_info(priv->dev, format, ## __VA_ARGS__); \
61 #define cpsw_err(priv, type, format, ...) \
63 if (netif_msg_##type(priv) && net_ratelimit()) \
64 dev_err(priv->dev, format, ## __VA_ARGS__); \
67 #define cpsw_dbg(priv, type, format, ...) \
69 if (netif_msg_##type(priv) && net_ratelimit()) \
70 dev_dbg(priv->dev, format, ## __VA_ARGS__); \
73 #define cpsw_notice(priv, type, format, ...) \
75 if (netif_msg_##type(priv) && net_ratelimit()) \
76 dev_notice(priv->dev, format, ## __VA_ARGS__); \
79 #define ALE_ALL_PORTS 0x7
81 #define CPSW_MAJOR_VERSION(reg) (reg >> 8 & 0x7)
82 #define CPSW_MINOR_VERSION(reg) (reg & 0xff)
83 #define CPSW_RTL_VERSION(reg) ((reg >> 11) & 0x1f)
85 #define CPSW_VERSION_1 0x19010a
86 #define CPSW_VERSION_2 0x19010c
87 #define CPSW_VERSION_3 0x19010f
88 #define CPSW_VERSION_4 0x190112
90 #define HOST_PORT_NUM 0
91 #define SLIVER_SIZE 0x40
93 #define CPSW1_HOST_PORT_OFFSET 0x028
94 #define CPSW1_SLAVE_OFFSET 0x050
95 #define CPSW1_SLAVE_SIZE 0x040
96 #define CPSW1_CPDMA_OFFSET 0x100
97 #define CPSW1_STATERAM_OFFSET 0x200
98 #define CPSW1_HW_STATS 0x400
99 #define CPSW1_CPTS_OFFSET 0x500
100 #define CPSW1_ALE_OFFSET 0x600
101 #define CPSW1_SLIVER_OFFSET 0x700
103 #define CPSW2_HOST_PORT_OFFSET 0x108
104 #define CPSW2_SLAVE_OFFSET 0x200
105 #define CPSW2_SLAVE_SIZE 0x100
106 #define CPSW2_CPDMA_OFFSET 0x800
107 #define CPSW2_HW_STATS 0x900
108 #define CPSW2_STATERAM_OFFSET 0xa00
109 #define CPSW2_CPTS_OFFSET 0xc00
110 #define CPSW2_ALE_OFFSET 0xd00
111 #define CPSW2_SLIVER_OFFSET 0xd80
112 #define CPSW2_BD_OFFSET 0x2000
114 #define CPDMA_RXTHRESH 0x0c0
115 #define CPDMA_RXFREE 0x0e0
116 #define CPDMA_TXHDP 0x00
117 #define CPDMA_RXHDP 0x20
118 #define CPDMA_TXCP 0x40
119 #define CPDMA_RXCP 0x60
121 #define CPSW_POLL_WEIGHT 64
122 #define CPSW_MIN_PACKET_SIZE 60
123 #define CPSW_MAX_PACKET_SIZE (1500 + 14 + 4 + 4)
125 #define RX_PRIORITY_MAPPING 0x76543210
126 #define TX_PRIORITY_MAPPING 0x33221100
127 #define CPDMA_TX_PRIORITY_MAP 0x76543210
129 #define CPSW_VLAN_AWARE BIT(1)
130 #define CPSW_ALE_VLAN_AWARE 1
132 #define CPSW_FIFO_NORMAL_MODE (0 << 15)
133 #define CPSW_FIFO_DUAL_MAC_MODE (1 << 15)
134 #define CPSW_FIFO_RATE_LIMIT_MODE (2 << 15)
136 #define CPSW_INTPACEEN (0x3f << 16)
137 #define CPSW_INTPRESCALE_MASK (0x7FF << 0)
138 #define CPSW_CMINTMAX_CNT 63
139 #define CPSW_CMINTMIN_CNT 2
140 #define CPSW_CMINTMAX_INTVL (1000 / CPSW_CMINTMIN_CNT)
141 #define CPSW_CMINTMIN_INTVL ((1000 / CPSW_CMINTMAX_CNT) + 1)
143 #define cpsw_enable_irq(priv) \
146 for (i = 0; i < priv->num_irqs; i++) \
147 enable_irq(priv->irqs_table[i]); \
149 #define cpsw_disable_irq(priv) \
152 for (i = 0; i < priv->num_irqs; i++) \
153 disable_irq_nosync(priv->irqs_table[i]); \
156 #define cpsw_slave_index(priv) \
157 ((priv->data.dual_emac) ? priv->emac_port : \
158 priv->data.active_slave)
160 static int debug_level;
161 module_param(debug_level, int, 0);
162 MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)");
164 static int ale_ageout = 10;
165 module_param(ale_ageout, int, 0);
166 MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)");
168 static int rx_packet_max = CPSW_MAX_PACKET_SIZE;
169 module_param(rx_packet_max, int, 0);
170 MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)");
172 struct cpsw_wr_regs {
192 struct cpsw_ss_regs {
209 #define CPSW1_MAX_BLKS 0x00 /* Maximum FIFO Blocks */
210 #define CPSW1_BLK_CNT 0x04 /* FIFO Block Usage Count (Read Only) */
211 #define CPSW1_TX_IN_CTL 0x08 /* Transmit FIFO Control */
212 #define CPSW1_PORT_VLAN 0x0c /* VLAN Register */
213 #define CPSW1_TX_PRI_MAP 0x10 /* Tx Header Priority to Switch Pri Mapping */
214 #define CPSW1_TS_CTL 0x14 /* Time Sync Control */
215 #define CPSW1_TS_SEQ_LTYPE 0x18 /* Time Sync Sequence ID Offset and Msg Type */
216 #define CPSW1_TS_VLAN 0x1c /* Time Sync VLAN1 and VLAN2 */
219 #define CPSW2_CONTROL 0x00 /* Control Register */
220 #define CPSW2_MAX_BLKS 0x08 /* Maximum FIFO Blocks */
221 #define CPSW2_BLK_CNT 0x0c /* FIFO Block Usage Count (Read Only) */
222 #define CPSW2_TX_IN_CTL 0x10 /* Transmit FIFO Control */
223 #define CPSW2_PORT_VLAN 0x14 /* VLAN Register */
224 #define CPSW2_TX_PRI_MAP 0x18 /* Tx Header Priority to Switch Pri Mapping */
225 #define CPSW2_TS_SEQ_MTYPE 0x1c /* Time Sync Sequence ID Offset and Msg Type */
227 /* CPSW_PORT_V1 and V2 */
228 #define SA_LO 0x20 /* CPGMAC_SL Source Address Low */
229 #define SA_HI 0x24 /* CPGMAC_SL Source Address High */
230 #define SEND_PERCENT 0x28 /* Transmit Queue Send Percentages */
232 /* CPSW_PORT_V2 only */
233 #define RX_DSCP_PRI_MAP0 0x30 /* Rx DSCP Priority to Rx Packet Mapping */
234 #define RX_DSCP_PRI_MAP1 0x34 /* Rx DSCP Priority to Rx Packet Mapping */
235 #define RX_DSCP_PRI_MAP2 0x38 /* Rx DSCP Priority to Rx Packet Mapping */
236 #define RX_DSCP_PRI_MAP3 0x3c /* Rx DSCP Priority to Rx Packet Mapping */
237 #define RX_DSCP_PRI_MAP4 0x40 /* Rx DSCP Priority to Rx Packet Mapping */
238 #define RX_DSCP_PRI_MAP5 0x44 /* Rx DSCP Priority to Rx Packet Mapping */
239 #define RX_DSCP_PRI_MAP6 0x48 /* Rx DSCP Priority to Rx Packet Mapping */
240 #define RX_DSCP_PRI_MAP7 0x4c /* Rx DSCP Priority to Rx Packet Mapping */
242 /* Bit definitions for the CPSW2_CONTROL register */
243 #define PASS_PRI_TAGGED (1<<24) /* Pass Priority Tagged */
244 #define VLAN_LTYPE2_EN (1<<21) /* VLAN LTYPE 2 enable */
245 #define VLAN_LTYPE1_EN (1<<20) /* VLAN LTYPE 1 enable */
246 #define DSCP_PRI_EN (1<<16) /* DSCP Priority Enable */
247 #define TS_320 (1<<14) /* Time Sync Dest Port 320 enable */
248 #define TS_319 (1<<13) /* Time Sync Dest Port 319 enable */
249 #define TS_132 (1<<12) /* Time Sync Dest IP Addr 132 enable */
250 #define TS_131 (1<<11) /* Time Sync Dest IP Addr 131 enable */
251 #define TS_130 (1<<10) /* Time Sync Dest IP Addr 130 enable */
252 #define TS_129 (1<<9) /* Time Sync Dest IP Addr 129 enable */
253 #define TS_TTL_NONZERO (1<<8) /* Time Sync Time To Live Non-zero enable */
254 #define TS_ANNEX_F_EN (1<<6) /* Time Sync Annex F enable */
255 #define TS_ANNEX_D_EN (1<<4) /* Time Sync Annex D enable */
256 #define TS_LTYPE2_EN (1<<3) /* Time Sync LTYPE 2 enable */
257 #define TS_LTYPE1_EN (1<<2) /* Time Sync LTYPE 1 enable */
258 #define TS_TX_EN (1<<1) /* Time Sync Transmit Enable */
259 #define TS_RX_EN (1<<0) /* Time Sync Receive Enable */
261 #define CTRL_V2_TS_BITS \
262 (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
263 TS_TTL_NONZERO | TS_ANNEX_D_EN | TS_LTYPE1_EN)
265 #define CTRL_V2_ALL_TS_MASK (CTRL_V2_TS_BITS | TS_TX_EN | TS_RX_EN)
266 #define CTRL_V2_TX_TS_BITS (CTRL_V2_TS_BITS | TS_TX_EN)
267 #define CTRL_V2_RX_TS_BITS (CTRL_V2_TS_BITS | TS_RX_EN)
270 #define CTRL_V3_TS_BITS \
271 (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
272 TS_TTL_NONZERO | TS_ANNEX_F_EN | TS_ANNEX_D_EN |\
275 #define CTRL_V3_ALL_TS_MASK (CTRL_V3_TS_BITS | TS_TX_EN | TS_RX_EN)
276 #define CTRL_V3_TX_TS_BITS (CTRL_V3_TS_BITS | TS_TX_EN)
277 #define CTRL_V3_RX_TS_BITS (CTRL_V3_TS_BITS | TS_RX_EN)
279 /* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */
280 #define TS_SEQ_ID_OFFSET_SHIFT (16) /* Time Sync Sequence ID Offset */
281 #define TS_SEQ_ID_OFFSET_MASK (0x3f)
282 #define TS_MSG_TYPE_EN_SHIFT (0) /* Time Sync Message Type Enable */
283 #define TS_MSG_TYPE_EN_MASK (0xffff)
285 /* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */
286 #define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3))
288 /* Bit definitions for the CPSW1_TS_CTL register */
289 #define CPSW_V1_TS_RX_EN BIT(0)
290 #define CPSW_V1_TS_TX_EN BIT(4)
291 #define CPSW_V1_MSG_TYPE_OFS 16
293 /* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */
294 #define CPSW_V1_SEQ_ID_OFS_SHIFT 16
296 struct cpsw_host_regs {
302 u32 cpdma_tx_pri_map;
303 u32 cpdma_rx_chan_map;
306 struct cpsw_sliver_regs {
319 struct cpsw_hw_stats {
321 u32 rxbroadcastframes;
322 u32 rxmulticastframes;
325 u32 rxaligncodeerrors;
326 u32 rxoversizedframes;
328 u32 rxundersizedframes;
333 u32 txbroadcastframes;
334 u32 txmulticastframes;
336 u32 txdeferredframes;
337 u32 txcollisionframes;
338 u32 txsinglecollframes;
339 u32 txmultcollframes;
340 u32 txexcessivecollisions;
341 u32 txlatecollisions;
343 u32 txcarriersenseerrors;
346 u32 octetframes65t127;
347 u32 octetframes128t255;
348 u32 octetframes256t511;
349 u32 octetframes512t1023;
350 u32 octetframes1024tup;
359 struct cpsw_sliver_regs __iomem *sliver;
362 struct cpsw_slave_data *data;
363 struct phy_device *phy;
364 struct net_device *ndev;
369 static inline u32 slave_read(struct cpsw_slave *slave, u32 offset)
371 return __raw_readl(slave->regs + offset);
374 static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset)
376 __raw_writel(val, slave->regs + offset);
381 struct platform_device *pdev;
382 struct net_device *ndev;
383 struct napi_struct napi;
385 struct cpsw_platform_data data;
386 struct cpsw_ss_regs __iomem *regs;
387 struct cpsw_wr_regs __iomem *wr_regs;
388 u8 __iomem *hw_stats;
389 struct cpsw_host_regs __iomem *host_port_regs;
397 u8 mac_addr[ETH_ALEN];
398 struct cpsw_slave *slaves;
399 struct cpdma_ctlr *dma;
400 struct cpdma_chan *txch, *rxch;
401 struct cpsw_ale *ale;
404 /* snapshot of IRQ numbers */
413 char stat_string[ETH_GSTRING_LEN];
425 #define CPSW_STAT(m) CPSW_STATS, \
426 sizeof(((struct cpsw_hw_stats *)0)->m), \
427 offsetof(struct cpsw_hw_stats, m)
428 #define CPDMA_RX_STAT(m) CPDMA_RX_STATS, \
429 sizeof(((struct cpdma_chan_stats *)0)->m), \
430 offsetof(struct cpdma_chan_stats, m)
431 #define CPDMA_TX_STAT(m) CPDMA_TX_STATS, \
432 sizeof(((struct cpdma_chan_stats *)0)->m), \
433 offsetof(struct cpdma_chan_stats, m)
435 static const struct cpsw_stats cpsw_gstrings_stats[] = {
436 { "Good Rx Frames", CPSW_STAT(rxgoodframes) },
437 { "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) },
438 { "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) },
439 { "Pause Rx Frames", CPSW_STAT(rxpauseframes) },
440 { "Rx CRC Errors", CPSW_STAT(rxcrcerrors) },
441 { "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) },
442 { "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) },
443 { "Rx Jabbers", CPSW_STAT(rxjabberframes) },
444 { "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) },
445 { "Rx Fragments", CPSW_STAT(rxfragments) },
446 { "Rx Octets", CPSW_STAT(rxoctets) },
447 { "Good Tx Frames", CPSW_STAT(txgoodframes) },
448 { "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) },
449 { "Multicast Tx Frames", CPSW_STAT(txmulticastframes) },
450 { "Pause Tx Frames", CPSW_STAT(txpauseframes) },
451 { "Deferred Tx Frames", CPSW_STAT(txdeferredframes) },
452 { "Collisions", CPSW_STAT(txcollisionframes) },
453 { "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) },
454 { "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) },
455 { "Excessive Collisions", CPSW_STAT(txexcessivecollisions) },
456 { "Late Collisions", CPSW_STAT(txlatecollisions) },
457 { "Tx Underrun", CPSW_STAT(txunderrun) },
458 { "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) },
459 { "Tx Octets", CPSW_STAT(txoctets) },
460 { "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) },
461 { "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) },
462 { "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) },
463 { "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) },
464 { "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) },
465 { "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) },
466 { "Net Octets", CPSW_STAT(netoctets) },
467 { "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) },
468 { "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) },
469 { "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) },
470 { "Rx DMA chan: head_enqueue", CPDMA_RX_STAT(head_enqueue) },
471 { "Rx DMA chan: tail_enqueue", CPDMA_RX_STAT(tail_enqueue) },
472 { "Rx DMA chan: pad_enqueue", CPDMA_RX_STAT(pad_enqueue) },
473 { "Rx DMA chan: misqueued", CPDMA_RX_STAT(misqueued) },
474 { "Rx DMA chan: desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) },
475 { "Rx DMA chan: pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) },
476 { "Rx DMA chan: runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) },
477 { "Rx DMA chan: runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) },
478 { "Rx DMA chan: empty_dequeue", CPDMA_RX_STAT(empty_dequeue) },
479 { "Rx DMA chan: busy_dequeue", CPDMA_RX_STAT(busy_dequeue) },
480 { "Rx DMA chan: good_dequeue", CPDMA_RX_STAT(good_dequeue) },
481 { "Rx DMA chan: requeue", CPDMA_RX_STAT(requeue) },
482 { "Rx DMA chan: teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) },
483 { "Tx DMA chan: head_enqueue", CPDMA_TX_STAT(head_enqueue) },
484 { "Tx DMA chan: tail_enqueue", CPDMA_TX_STAT(tail_enqueue) },
485 { "Tx DMA chan: pad_enqueue", CPDMA_TX_STAT(pad_enqueue) },
486 { "Tx DMA chan: misqueued", CPDMA_TX_STAT(misqueued) },
487 { "Tx DMA chan: desc_alloc_fail", CPDMA_TX_STAT(desc_alloc_fail) },
488 { "Tx DMA chan: pad_alloc_fail", CPDMA_TX_STAT(pad_alloc_fail) },
489 { "Tx DMA chan: runt_receive_buf", CPDMA_TX_STAT(runt_receive_buff) },
490 { "Tx DMA chan: runt_transmit_buf", CPDMA_TX_STAT(runt_transmit_buff) },
491 { "Tx DMA chan: empty_dequeue", CPDMA_TX_STAT(empty_dequeue) },
492 { "Tx DMA chan: busy_dequeue", CPDMA_TX_STAT(busy_dequeue) },
493 { "Tx DMA chan: good_dequeue", CPDMA_TX_STAT(good_dequeue) },
494 { "Tx DMA chan: requeue", CPDMA_TX_STAT(requeue) },
495 { "Tx DMA chan: teardown_dequeue", CPDMA_TX_STAT(teardown_dequeue) },
498 #define CPSW_STATS_LEN ARRAY_SIZE(cpsw_gstrings_stats)
500 #define napi_to_priv(napi) container_of(napi, struct cpsw_priv, napi)
501 #define for_each_slave(priv, func, arg...) \
503 struct cpsw_slave *slave; \
505 if (priv->data.dual_emac) \
506 (func)((priv)->slaves + priv->emac_port, ##arg);\
508 for (n = (priv)->data.slaves, \
509 slave = (priv)->slaves; \
511 (func)(slave++, ##arg); \
513 #define cpsw_get_slave_ndev(priv, __slave_no__) \
514 (priv->slaves[__slave_no__].ndev)
515 #define cpsw_get_slave_priv(priv, __slave_no__) \
516 ((priv->slaves[__slave_no__].ndev) ? \
517 netdev_priv(priv->slaves[__slave_no__].ndev) : NULL) \
519 #define cpsw_dual_emac_src_port_detect(status, priv, ndev, skb) \
521 if (!priv->data.dual_emac) \
523 if (CPDMA_RX_SOURCE_PORT(status) == 1) { \
524 ndev = cpsw_get_slave_ndev(priv, 0); \
525 priv = netdev_priv(ndev); \
527 } else if (CPDMA_RX_SOURCE_PORT(status) == 2) { \
528 ndev = cpsw_get_slave_ndev(priv, 1); \
529 priv = netdev_priv(ndev); \
533 #define cpsw_add_mcast(priv, addr) \
535 if (priv->data.dual_emac) { \
536 struct cpsw_slave *slave = priv->slaves + \
538 int slave_port = cpsw_get_slave_port(priv, \
540 cpsw_ale_add_mcast(priv->ale, addr, \
541 1 << slave_port | 1 << priv->host_port, \
542 ALE_VLAN, slave->port_vlan, 0); \
544 cpsw_ale_add_mcast(priv->ale, addr, \
545 ALE_ALL_PORTS << priv->host_port, \
550 static inline int cpsw_get_slave_port(struct cpsw_priv *priv, u32 slave_num)
552 if (priv->host_port == 0)
553 return slave_num + 1;
558 static void cpsw_set_promiscious(struct net_device *ndev, bool enable)
560 struct cpsw_priv *priv = netdev_priv(ndev);
561 struct cpsw_ale *ale = priv->ale;
564 if (priv->data.dual_emac) {
567 /* Enabling promiscuous mode for one interface will be
568 * common for both the interface as the interface shares
569 * the same hardware resource.
571 for (i = 0; i < priv->data.slaves; i++)
572 if (priv->slaves[i].ndev->flags & IFF_PROMISC)
575 if (!enable && flag) {
577 dev_err(&ndev->dev, "promiscuity not disabled as the other interface is still in promiscuity mode\n");
582 cpsw_ale_control_set(ale, 0, ALE_BYPASS, 1);
584 dev_dbg(&ndev->dev, "promiscuity enabled\n");
587 cpsw_ale_control_set(ale, 0, ALE_BYPASS, 0);
588 dev_dbg(&ndev->dev, "promiscuity disabled\n");
592 unsigned long timeout = jiffies + HZ;
594 /* Disable Learn for all ports */
595 for (i = 0; i < priv->data.slaves; i++) {
596 cpsw_ale_control_set(ale, i,
597 ALE_PORT_NOLEARN, 1);
598 cpsw_ale_control_set(ale, i,
599 ALE_PORT_NO_SA_UPDATE, 1);
602 /* Clear All Untouched entries */
603 cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
606 if (cpsw_ale_control_get(ale, 0, ALE_AGEOUT))
608 } while (time_after(timeout, jiffies));
609 cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
611 /* Clear all mcast from ALE */
612 cpsw_ale_flush_multicast(ale, ALE_ALL_PORTS <<
615 /* Flood All Unicast Packets to Host port */
616 cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 1);
617 dev_dbg(&ndev->dev, "promiscuity enabled\n");
619 /* Flood All Unicast Packets to Host port */
620 cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 0);
622 /* Enable Learn for all ports */
623 for (i = 0; i < priv->data.slaves; i++) {
624 cpsw_ale_control_set(ale, i,
625 ALE_PORT_NOLEARN, 0);
626 cpsw_ale_control_set(ale, i,
627 ALE_PORT_NO_SA_UPDATE, 0);
629 dev_dbg(&ndev->dev, "promiscuity disabled\n");
634 static void cpsw_ndo_set_rx_mode(struct net_device *ndev)
636 struct cpsw_priv *priv = netdev_priv(ndev);
638 if (ndev->flags & IFF_PROMISC) {
639 /* Enable promiscuous mode */
640 cpsw_set_promiscious(ndev, true);
643 /* Disable promiscuous mode */
644 cpsw_set_promiscious(ndev, false);
647 /* Clear all mcast from ALE */
648 cpsw_ale_flush_multicast(priv->ale, ALE_ALL_PORTS << priv->host_port);
650 if (!netdev_mc_empty(ndev)) {
651 struct netdev_hw_addr *ha;
653 /* program multicast address list into ALE register */
654 netdev_for_each_mc_addr(ha, ndev) {
655 cpsw_add_mcast(priv, (u8 *)ha->addr);
660 static void cpsw_intr_enable(struct cpsw_priv *priv)
662 __raw_writel(0xFF, &priv->wr_regs->tx_en);
663 __raw_writel(0xFF, &priv->wr_regs->rx_en);
665 cpdma_ctlr_int_ctrl(priv->dma, true);
669 static void cpsw_intr_disable(struct cpsw_priv *priv)
671 __raw_writel(0, &priv->wr_regs->tx_en);
672 __raw_writel(0, &priv->wr_regs->rx_en);
674 cpdma_ctlr_int_ctrl(priv->dma, false);
678 static void cpsw_tx_handler(void *token, int len, int status)
680 struct sk_buff *skb = token;
681 struct net_device *ndev = skb->dev;
682 struct cpsw_priv *priv = netdev_priv(ndev);
684 /* Check whether the queue is stopped due to stalled tx dma, if the
685 * queue is stopped then start the queue as we have free desc for tx
687 if (unlikely(netif_queue_stopped(ndev)))
688 netif_wake_queue(ndev);
689 cpts_tx_timestamp(priv->cpts, skb);
690 ndev->stats.tx_packets++;
691 ndev->stats.tx_bytes += len;
692 dev_kfree_skb_any(skb);
695 static void cpsw_rx_handler(void *token, int len, int status)
697 struct sk_buff *skb = token;
698 struct sk_buff *new_skb;
699 struct net_device *ndev = skb->dev;
700 struct cpsw_priv *priv = netdev_priv(ndev);
703 cpsw_dual_emac_src_port_detect(status, priv, ndev, skb);
705 if (unlikely(status < 0) || unlikely(!netif_running(ndev))) {
706 bool ndev_status = false;
707 struct cpsw_slave *slave = priv->slaves;
710 if (priv->data.dual_emac) {
711 /* In dual emac mode check for all interfaces */
712 for (n = priv->data.slaves; n; n--, slave++)
713 if (netif_running(slave->ndev))
717 if (ndev_status && (status >= 0)) {
718 /* The packet received is for the interface which
719 * is already down and the other interface is up
720 * and running, intead of freeing which results
721 * in reducing of the number of rx descriptor in
722 * DMA engine, requeue skb back to cpdma.
728 /* the interface is going down, skbs are purged */
729 dev_kfree_skb_any(skb);
733 new_skb = netdev_alloc_skb_ip_align(ndev, priv->rx_packet_max);
736 cpts_rx_timestamp(priv->cpts, skb);
737 skb->protocol = eth_type_trans(skb, ndev);
738 netif_receive_skb(skb);
739 ndev->stats.rx_bytes += len;
740 ndev->stats.rx_packets++;
742 ndev->stats.rx_dropped++;
747 ret = cpdma_chan_submit(priv->rxch, new_skb, new_skb->data,
748 skb_tailroom(new_skb), 0);
749 if (WARN_ON(ret < 0))
750 dev_kfree_skb_any(new_skb);
753 static irqreturn_t cpsw_interrupt(int irq, void *dev_id)
755 struct cpsw_priv *priv = dev_id;
757 cpsw_intr_disable(priv);
758 if (priv->irq_enabled == true) {
759 cpsw_disable_irq(priv);
760 priv->irq_enabled = false;
763 if (netif_running(priv->ndev)) {
764 napi_schedule(&priv->napi);
768 priv = cpsw_get_slave_priv(priv, 1);
772 if (netif_running(priv->ndev)) {
773 napi_schedule(&priv->napi);
779 static int cpsw_poll(struct napi_struct *napi, int budget)
781 struct cpsw_priv *priv = napi_to_priv(napi);
784 num_tx = cpdma_chan_process(priv->txch, 128);
786 cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
788 num_rx = cpdma_chan_process(priv->rxch, budget);
789 if (num_rx < budget) {
790 struct cpsw_priv *prim_cpsw;
793 cpsw_intr_enable(priv);
794 cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
795 prim_cpsw = cpsw_get_slave_priv(priv, 0);
796 if (prim_cpsw->irq_enabled == false) {
797 prim_cpsw->irq_enabled = true;
798 cpsw_enable_irq(priv);
802 if (num_rx || num_tx)
803 cpsw_dbg(priv, intr, "poll %d rx, %d tx pkts\n",
809 static inline void soft_reset(const char *module, void __iomem *reg)
811 unsigned long timeout = jiffies + HZ;
813 __raw_writel(1, reg);
816 } while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies));
818 WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module);
821 #define mac_hi(mac) (((mac)[0] << 0) | ((mac)[1] << 8) | \
822 ((mac)[2] << 16) | ((mac)[3] << 24))
823 #define mac_lo(mac) (((mac)[4] << 0) | ((mac)[5] << 8))
825 static void cpsw_set_slave_mac(struct cpsw_slave *slave,
826 struct cpsw_priv *priv)
828 slave_write(slave, mac_hi(priv->mac_addr), SA_HI);
829 slave_write(slave, mac_lo(priv->mac_addr), SA_LO);
832 static void _cpsw_adjust_link(struct cpsw_slave *slave,
833 struct cpsw_priv *priv, bool *link)
835 struct phy_device *phy = slave->phy;
842 slave_port = cpsw_get_slave_port(priv, slave->slave_num);
845 mac_control = priv->data.mac_control;
847 /* enable forwarding */
848 cpsw_ale_control_set(priv->ale, slave_port,
849 ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
851 if (phy->speed == 1000)
852 mac_control |= BIT(7); /* GIGABITEN */
854 mac_control |= BIT(0); /* FULLDUPLEXEN */
856 /* set speed_in input in case RMII mode is used in 100Mbps */
857 if (phy->speed == 100)
858 mac_control |= BIT(15);
859 else if (phy->speed == 10)
860 mac_control |= BIT(18); /* In Band mode */
863 mac_control |= BIT(3);
866 mac_control |= BIT(4);
871 /* disable forwarding */
872 cpsw_ale_control_set(priv->ale, slave_port,
873 ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
876 if (mac_control != slave->mac_control) {
877 phy_print_status(phy);
878 __raw_writel(mac_control, &slave->sliver->mac_control);
881 slave->mac_control = mac_control;
884 static void cpsw_adjust_link(struct net_device *ndev)
886 struct cpsw_priv *priv = netdev_priv(ndev);
889 for_each_slave(priv, _cpsw_adjust_link, priv, &link);
892 netif_carrier_on(ndev);
893 if (netif_running(ndev))
894 netif_wake_queue(ndev);
896 netif_carrier_off(ndev);
897 netif_stop_queue(ndev);
901 static int cpsw_get_coalesce(struct net_device *ndev,
902 struct ethtool_coalesce *coal)
904 struct cpsw_priv *priv = netdev_priv(ndev);
906 coal->rx_coalesce_usecs = priv->coal_intvl;
910 static int cpsw_set_coalesce(struct net_device *ndev,
911 struct ethtool_coalesce *coal)
913 struct cpsw_priv *priv = netdev_priv(ndev);
915 u32 num_interrupts = 0;
920 coal_intvl = coal->rx_coalesce_usecs;
922 int_ctrl = readl(&priv->wr_regs->int_control);
923 prescale = priv->bus_freq_mhz * 4;
925 if (!coal->rx_coalesce_usecs) {
926 int_ctrl &= ~(CPSW_INTPRESCALE_MASK | CPSW_INTPACEEN);
930 if (coal_intvl < CPSW_CMINTMIN_INTVL)
931 coal_intvl = CPSW_CMINTMIN_INTVL;
933 if (coal_intvl > CPSW_CMINTMAX_INTVL) {
934 /* Interrupt pacer works with 4us Pulse, we can
935 * throttle further by dilating the 4us pulse.
937 addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale;
939 if (addnl_dvdr > 1) {
940 prescale *= addnl_dvdr;
941 if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr))
942 coal_intvl = (CPSW_CMINTMAX_INTVL
946 coal_intvl = CPSW_CMINTMAX_INTVL;
950 num_interrupts = (1000 * addnl_dvdr) / coal_intvl;
951 writel(num_interrupts, &priv->wr_regs->rx_imax);
952 writel(num_interrupts, &priv->wr_regs->tx_imax);
954 int_ctrl |= CPSW_INTPACEEN;
955 int_ctrl &= (~CPSW_INTPRESCALE_MASK);
956 int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK);
959 writel(int_ctrl, &priv->wr_regs->int_control);
961 cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl);
962 if (priv->data.dual_emac) {
965 for (i = 0; i < priv->data.slaves; i++) {
966 priv = netdev_priv(priv->slaves[i].ndev);
967 priv->coal_intvl = coal_intvl;
970 priv->coal_intvl = coal_intvl;
976 static int cpsw_get_sset_count(struct net_device *ndev, int sset)
980 return CPSW_STATS_LEN;
986 static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
993 for (i = 0; i < CPSW_STATS_LEN; i++) {
994 memcpy(p, cpsw_gstrings_stats[i].stat_string,
996 p += ETH_GSTRING_LEN;
1002 static void cpsw_get_ethtool_stats(struct net_device *ndev,
1003 struct ethtool_stats *stats, u64 *data)
1005 struct cpsw_priv *priv = netdev_priv(ndev);
1006 struct cpdma_chan_stats rx_stats;
1007 struct cpdma_chan_stats tx_stats;
1012 /* Collect Davinci CPDMA stats for Rx and Tx Channel */
1013 cpdma_chan_get_stats(priv->rxch, &rx_stats);
1014 cpdma_chan_get_stats(priv->txch, &tx_stats);
1016 for (i = 0; i < CPSW_STATS_LEN; i++) {
1017 switch (cpsw_gstrings_stats[i].type) {
1019 val = readl(priv->hw_stats +
1020 cpsw_gstrings_stats[i].stat_offset);
1024 case CPDMA_RX_STATS:
1025 p = (u8 *)&rx_stats +
1026 cpsw_gstrings_stats[i].stat_offset;
1027 data[i] = *(u32 *)p;
1030 case CPDMA_TX_STATS:
1031 p = (u8 *)&tx_stats +
1032 cpsw_gstrings_stats[i].stat_offset;
1033 data[i] = *(u32 *)p;
1039 static int cpsw_common_res_usage_state(struct cpsw_priv *priv)
1042 u32 usage_count = 0;
1044 if (!priv->data.dual_emac)
1047 for (i = 0; i < priv->data.slaves; i++)
1048 if (priv->slaves[i].open_stat)
1054 static inline int cpsw_tx_packet_submit(struct net_device *ndev,
1055 struct cpsw_priv *priv, struct sk_buff *skb)
1057 if (!priv->data.dual_emac)
1058 return cpdma_chan_submit(priv->txch, skb, skb->data,
1061 if (ndev == cpsw_get_slave_ndev(priv, 0))
1062 return cpdma_chan_submit(priv->txch, skb, skb->data,
1065 return cpdma_chan_submit(priv->txch, skb, skb->data,
1069 static inline void cpsw_add_dual_emac_def_ale_entries(
1070 struct cpsw_priv *priv, struct cpsw_slave *slave,
1073 u32 port_mask = 1 << slave_port | 1 << priv->host_port;
1075 if (priv->version == CPSW_VERSION_1)
1076 slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN);
1078 slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN);
1079 cpsw_ale_add_vlan(priv->ale, slave->port_vlan, port_mask,
1080 port_mask, port_mask, 0);
1081 cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1082 port_mask, ALE_VLAN, slave->port_vlan, 0);
1083 cpsw_ale_add_ucast(priv->ale, priv->mac_addr,
1084 priv->host_port, ALE_VLAN, slave->port_vlan);
1087 static void soft_reset_slave(struct cpsw_slave *slave)
1091 snprintf(name, sizeof(name), "slave-%d", slave->slave_num);
1092 soft_reset(name, &slave->sliver->soft_reset);
1095 static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv)
1099 soft_reset_slave(slave);
1101 /* setup priority mapping */
1102 __raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map);
1104 switch (priv->version) {
1105 case CPSW_VERSION_1:
1106 slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP);
1108 case CPSW_VERSION_2:
1109 case CPSW_VERSION_3:
1110 case CPSW_VERSION_4:
1111 slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP);
1115 /* setup max packet size, and mac address */
1116 __raw_writel(priv->rx_packet_max, &slave->sliver->rx_maxlen);
1117 cpsw_set_slave_mac(slave, priv);
1119 slave->mac_control = 0; /* no link yet */
1121 slave_port = cpsw_get_slave_port(priv, slave->slave_num);
1123 if (priv->data.dual_emac)
1124 cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port);
1126 cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1127 1 << slave_port, 0, 0, ALE_MCAST_FWD_2);
1129 slave->phy = phy_connect(priv->ndev, slave->data->phy_id,
1130 &cpsw_adjust_link, slave->data->phy_if);
1131 if (IS_ERR(slave->phy)) {
1132 dev_err(priv->dev, "phy %s not found on slave %d\n",
1133 slave->data->phy_id, slave->slave_num);
1136 dev_info(priv->dev, "phy found : id is : 0x%x\n",
1137 slave->phy->phy_id);
1138 phy_start(slave->phy);
1140 /* Configure GMII_SEL register */
1141 cpsw_phy_sel(&priv->pdev->dev, slave->phy->interface,
1146 static inline void cpsw_add_default_vlan(struct cpsw_priv *priv)
1148 const int vlan = priv->data.default_vlan;
1149 const int port = priv->host_port;
1153 reg = (priv->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN :
1156 writel(vlan, &priv->host_port_regs->port_vlan);
1158 for (i = 0; i < priv->data.slaves; i++)
1159 slave_write(priv->slaves + i, vlan, reg);
1161 cpsw_ale_add_vlan(priv->ale, vlan, ALE_ALL_PORTS << port,
1162 ALE_ALL_PORTS << port, ALE_ALL_PORTS << port,
1163 (ALE_PORT_1 | ALE_PORT_2) << port);
1166 static void cpsw_init_host_port(struct cpsw_priv *priv)
1171 /* soft reset the controller and initialize ale */
1172 soft_reset("cpsw", &priv->regs->soft_reset);
1173 cpsw_ale_start(priv->ale);
1175 /* switch to vlan unaware mode */
1176 cpsw_ale_control_set(priv->ale, priv->host_port, ALE_VLAN_AWARE,
1177 CPSW_ALE_VLAN_AWARE);
1178 control_reg = readl(&priv->regs->control);
1179 control_reg |= CPSW_VLAN_AWARE;
1180 writel(control_reg, &priv->regs->control);
1181 fifo_mode = (priv->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE :
1182 CPSW_FIFO_NORMAL_MODE;
1183 writel(fifo_mode, &priv->host_port_regs->tx_in_ctl);
1185 /* setup host port priority mapping */
1186 __raw_writel(CPDMA_TX_PRIORITY_MAP,
1187 &priv->host_port_regs->cpdma_tx_pri_map);
1188 __raw_writel(0, &priv->host_port_regs->cpdma_rx_chan_map);
1190 cpsw_ale_control_set(priv->ale, priv->host_port,
1191 ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
1193 if (!priv->data.dual_emac) {
1194 cpsw_ale_add_ucast(priv->ale, priv->mac_addr, priv->host_port,
1196 cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1197 1 << priv->host_port, 0, 0, ALE_MCAST_FWD_2);
1201 static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_priv *priv)
1205 slave_port = cpsw_get_slave_port(priv, slave->slave_num);
1209 phy_stop(slave->phy);
1210 phy_disconnect(slave->phy);
1212 cpsw_ale_control_set(priv->ale, slave_port,
1213 ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
1216 static int cpsw_ndo_open(struct net_device *ndev)
1218 struct cpsw_priv *priv = netdev_priv(ndev);
1219 struct cpsw_priv *prim_cpsw;
1223 if (!cpsw_common_res_usage_state(priv))
1224 cpsw_intr_disable(priv);
1225 netif_carrier_off(ndev);
1227 pm_runtime_get_sync(&priv->pdev->dev);
1229 reg = priv->version;
1231 dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n",
1232 CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg),
1233 CPSW_RTL_VERSION(reg));
1235 /* initialize host and slave ports */
1236 if (!cpsw_common_res_usage_state(priv))
1237 cpsw_init_host_port(priv);
1238 for_each_slave(priv, cpsw_slave_open, priv);
1240 /* Add default VLAN */
1241 if (!priv->data.dual_emac)
1242 cpsw_add_default_vlan(priv);
1244 cpsw_ale_add_vlan(priv->ale, priv->data.default_vlan,
1245 ALE_ALL_PORTS << priv->host_port,
1246 ALE_ALL_PORTS << priv->host_port, 0, 0);
1248 if (!cpsw_common_res_usage_state(priv)) {
1249 /* setup tx dma to fixed prio and zero offset */
1250 cpdma_control_set(priv->dma, CPDMA_TX_PRIO_FIXED, 1);
1251 cpdma_control_set(priv->dma, CPDMA_RX_BUFFER_OFFSET, 0);
1253 /* disable priority elevation */
1254 __raw_writel(0, &priv->regs->ptype);
1256 /* enable statistics collection only on all ports */
1257 __raw_writel(0x7, &priv->regs->stat_port_en);
1259 /* Enable internal fifo flow control */
1260 writel(0x7, &priv->regs->flow_control);
1262 if (WARN_ON(!priv->data.rx_descs))
1263 priv->data.rx_descs = 128;
1265 for (i = 0; i < priv->data.rx_descs; i++) {
1266 struct sk_buff *skb;
1269 skb = __netdev_alloc_skb_ip_align(priv->ndev,
1270 priv->rx_packet_max, GFP_KERNEL);
1273 ret = cpdma_chan_submit(priv->rxch, skb, skb->data,
1274 skb_tailroom(skb), 0);
1280 /* continue even if we didn't manage to submit all
1283 cpsw_info(priv, ifup, "submitted %d rx descriptors\n", i);
1285 if (cpts_register(&priv->pdev->dev, priv->cpts,
1286 priv->data.cpts_clock_mult,
1287 priv->data.cpts_clock_shift))
1288 dev_err(priv->dev, "error registering cpts device\n");
1292 /* Enable Interrupt pacing if configured */
1293 if (priv->coal_intvl != 0) {
1294 struct ethtool_coalesce coal;
1296 coal.rx_coalesce_usecs = (priv->coal_intvl << 4);
1297 cpsw_set_coalesce(ndev, &coal);
1300 napi_enable(&priv->napi);
1301 cpdma_ctlr_start(priv->dma);
1302 cpsw_intr_enable(priv);
1303 cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
1304 cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
1306 prim_cpsw = cpsw_get_slave_priv(priv, 0);
1307 if (prim_cpsw->irq_enabled == false) {
1308 if ((priv == prim_cpsw) || !netif_running(prim_cpsw->ndev)) {
1309 prim_cpsw->irq_enabled = true;
1310 cpsw_enable_irq(prim_cpsw);
1314 if (priv->data.dual_emac)
1315 priv->slaves[priv->emac_port].open_stat = true;
1319 cpdma_ctlr_stop(priv->dma);
1320 for_each_slave(priv, cpsw_slave_stop, priv);
1321 pm_runtime_put_sync(&priv->pdev->dev);
1322 netif_carrier_off(priv->ndev);
1326 static int cpsw_ndo_stop(struct net_device *ndev)
1328 struct cpsw_priv *priv = netdev_priv(ndev);
1330 cpsw_info(priv, ifdown, "shutting down cpsw device\n");
1331 netif_stop_queue(priv->ndev);
1332 napi_disable(&priv->napi);
1333 netif_carrier_off(priv->ndev);
1335 if (cpsw_common_res_usage_state(priv) <= 1) {
1336 cpts_unregister(priv->cpts);
1337 cpsw_intr_disable(priv);
1338 cpdma_ctlr_int_ctrl(priv->dma, false);
1339 cpdma_ctlr_stop(priv->dma);
1340 cpsw_ale_stop(priv->ale);
1342 for_each_slave(priv, cpsw_slave_stop, priv);
1343 pm_runtime_put_sync(&priv->pdev->dev);
1344 if (priv->data.dual_emac)
1345 priv->slaves[priv->emac_port].open_stat = false;
1349 static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb,
1350 struct net_device *ndev)
1352 struct cpsw_priv *priv = netdev_priv(ndev);
1355 ndev->trans_start = jiffies;
1357 if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) {
1358 cpsw_err(priv, tx_err, "packet pad failed\n");
1359 ndev->stats.tx_dropped++;
1360 return NETDEV_TX_OK;
1363 if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
1364 priv->cpts->tx_enable)
1365 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1367 skb_tx_timestamp(skb);
1369 ret = cpsw_tx_packet_submit(ndev, priv, skb);
1370 if (unlikely(ret != 0)) {
1371 cpsw_err(priv, tx_err, "desc submit failed\n");
1375 /* If there is no more tx desc left free then we need to
1376 * tell the kernel to stop sending us tx frames.
1378 if (unlikely(!cpdma_check_free_tx_desc(priv->txch)))
1379 netif_stop_queue(ndev);
1381 return NETDEV_TX_OK;
1383 ndev->stats.tx_dropped++;
1384 netif_stop_queue(ndev);
1385 return NETDEV_TX_BUSY;
1388 #ifdef CONFIG_TI_CPTS
1390 static void cpsw_hwtstamp_v1(struct cpsw_priv *priv)
1392 struct cpsw_slave *slave = &priv->slaves[priv->data.active_slave];
1395 if (!priv->cpts->tx_enable && !priv->cpts->rx_enable) {
1396 slave_write(slave, 0, CPSW1_TS_CTL);
1400 seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588;
1401 ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS;
1403 if (priv->cpts->tx_enable)
1404 ts_en |= CPSW_V1_TS_TX_EN;
1406 if (priv->cpts->rx_enable)
1407 ts_en |= CPSW_V1_TS_RX_EN;
1409 slave_write(slave, ts_en, CPSW1_TS_CTL);
1410 slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE);
1413 static void cpsw_hwtstamp_v2(struct cpsw_priv *priv)
1415 struct cpsw_slave *slave;
1418 if (priv->data.dual_emac)
1419 slave = &priv->slaves[priv->emac_port];
1421 slave = &priv->slaves[priv->data.active_slave];
1423 ctrl = slave_read(slave, CPSW2_CONTROL);
1424 switch (priv->version) {
1425 case CPSW_VERSION_2:
1426 ctrl &= ~CTRL_V2_ALL_TS_MASK;
1428 if (priv->cpts->tx_enable)
1429 ctrl |= CTRL_V2_TX_TS_BITS;
1431 if (priv->cpts->rx_enable)
1432 ctrl |= CTRL_V2_RX_TS_BITS;
1434 case CPSW_VERSION_3:
1436 ctrl &= ~CTRL_V3_ALL_TS_MASK;
1438 if (priv->cpts->tx_enable)
1439 ctrl |= CTRL_V3_TX_TS_BITS;
1441 if (priv->cpts->rx_enable)
1442 ctrl |= CTRL_V3_RX_TS_BITS;
1446 mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS;
1448 slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE);
1449 slave_write(slave, ctrl, CPSW2_CONTROL);
1450 __raw_writel(ETH_P_1588, &priv->regs->ts_ltype);
1453 static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
1455 struct cpsw_priv *priv = netdev_priv(dev);
1456 struct cpts *cpts = priv->cpts;
1457 struct hwtstamp_config cfg;
1459 if (priv->version != CPSW_VERSION_1 &&
1460 priv->version != CPSW_VERSION_2 &&
1461 priv->version != CPSW_VERSION_3)
1464 if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
1467 /* reserved for future extensions */
1471 if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON)
1474 switch (cfg.rx_filter) {
1475 case HWTSTAMP_FILTER_NONE:
1476 cpts->rx_enable = 0;
1478 case HWTSTAMP_FILTER_ALL:
1479 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1480 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1481 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
1483 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1484 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1485 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1486 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1487 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1488 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1489 case HWTSTAMP_FILTER_PTP_V2_EVENT:
1490 case HWTSTAMP_FILTER_PTP_V2_SYNC:
1491 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
1492 cpts->rx_enable = 1;
1493 cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
1499 cpts->tx_enable = cfg.tx_type == HWTSTAMP_TX_ON;
1501 switch (priv->version) {
1502 case CPSW_VERSION_1:
1503 cpsw_hwtstamp_v1(priv);
1505 case CPSW_VERSION_2:
1506 case CPSW_VERSION_3:
1507 cpsw_hwtstamp_v2(priv);
1513 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1516 static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
1518 struct cpsw_priv *priv = netdev_priv(dev);
1519 struct cpts *cpts = priv->cpts;
1520 struct hwtstamp_config cfg;
1522 if (priv->version != CPSW_VERSION_1 &&
1523 priv->version != CPSW_VERSION_2 &&
1524 priv->version != CPSW_VERSION_3)
1528 cfg.tx_type = cpts->tx_enable ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
1529 cfg.rx_filter = (cpts->rx_enable ?
1530 HWTSTAMP_FILTER_PTP_V2_EVENT : HWTSTAMP_FILTER_NONE);
1532 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1535 #endif /*CONFIG_TI_CPTS*/
1537 static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
1539 struct cpsw_priv *priv = netdev_priv(dev);
1540 int slave_no = cpsw_slave_index(priv);
1542 if (!netif_running(dev))
1546 #ifdef CONFIG_TI_CPTS
1548 return cpsw_hwtstamp_set(dev, req);
1550 return cpsw_hwtstamp_get(dev, req);
1554 if (!priv->slaves[slave_no].phy)
1556 return phy_mii_ioctl(priv->slaves[slave_no].phy, req, cmd);
1559 static void cpsw_ndo_tx_timeout(struct net_device *ndev)
1561 struct cpsw_priv *priv = netdev_priv(ndev);
1563 cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n");
1564 ndev->stats.tx_errors++;
1565 cpsw_intr_disable(priv);
1566 cpdma_ctlr_int_ctrl(priv->dma, false);
1567 cpdma_chan_stop(priv->txch);
1568 cpdma_chan_start(priv->txch);
1569 cpdma_ctlr_int_ctrl(priv->dma, true);
1570 cpsw_intr_enable(priv);
1571 cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
1572 cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
1576 static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p)
1578 struct cpsw_priv *priv = netdev_priv(ndev);
1579 struct sockaddr *addr = (struct sockaddr *)p;
1583 if (!is_valid_ether_addr(addr->sa_data))
1584 return -EADDRNOTAVAIL;
1586 if (priv->data.dual_emac) {
1587 vid = priv->slaves[priv->emac_port].port_vlan;
1591 cpsw_ale_del_ucast(priv->ale, priv->mac_addr, priv->host_port,
1593 cpsw_ale_add_ucast(priv->ale, addr->sa_data, priv->host_port,
1596 memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN);
1597 memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
1598 for_each_slave(priv, cpsw_set_slave_mac, priv);
1603 #ifdef CONFIG_NET_POLL_CONTROLLER
1604 static void cpsw_ndo_poll_controller(struct net_device *ndev)
1606 struct cpsw_priv *priv = netdev_priv(ndev);
1608 cpsw_intr_disable(priv);
1609 cpdma_ctlr_int_ctrl(priv->dma, false);
1610 cpsw_interrupt(ndev->irq, priv);
1611 cpdma_ctlr_int_ctrl(priv->dma, true);
1612 cpsw_intr_enable(priv);
1613 cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
1614 cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
1619 static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv,
1624 ret = cpsw_ale_add_vlan(priv->ale, vid,
1625 ALE_ALL_PORTS << priv->host_port,
1626 0, ALE_ALL_PORTS << priv->host_port,
1627 (ALE_PORT_1 | ALE_PORT_2) << priv->host_port);
1631 ret = cpsw_ale_add_ucast(priv->ale, priv->mac_addr,
1632 priv->host_port, ALE_VLAN, vid);
1636 ret = cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1637 ALE_ALL_PORTS << priv->host_port,
1640 goto clean_vlan_ucast;
1644 cpsw_ale_del_ucast(priv->ale, priv->mac_addr,
1645 priv->host_port, ALE_VLAN, vid);
1647 cpsw_ale_del_vlan(priv->ale, vid, 0);
1651 static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev,
1652 __be16 proto, u16 vid)
1654 struct cpsw_priv *priv = netdev_priv(ndev);
1656 if (vid == priv->data.default_vlan)
1659 dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid);
1660 return cpsw_add_vlan_ale_entry(priv, vid);
1663 static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev,
1664 __be16 proto, u16 vid)
1666 struct cpsw_priv *priv = netdev_priv(ndev);
1669 if (vid == priv->data.default_vlan)
1672 dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid);
1673 ret = cpsw_ale_del_vlan(priv->ale, vid, 0);
1677 ret = cpsw_ale_del_ucast(priv->ale, priv->mac_addr,
1678 priv->host_port, ALE_VLAN, vid);
1682 return cpsw_ale_del_mcast(priv->ale, priv->ndev->broadcast,
1686 static const struct net_device_ops cpsw_netdev_ops = {
1687 .ndo_open = cpsw_ndo_open,
1688 .ndo_stop = cpsw_ndo_stop,
1689 .ndo_start_xmit = cpsw_ndo_start_xmit,
1690 .ndo_set_mac_address = cpsw_ndo_set_mac_address,
1691 .ndo_do_ioctl = cpsw_ndo_ioctl,
1692 .ndo_validate_addr = eth_validate_addr,
1693 .ndo_change_mtu = eth_change_mtu,
1694 .ndo_tx_timeout = cpsw_ndo_tx_timeout,
1695 .ndo_set_rx_mode = cpsw_ndo_set_rx_mode,
1696 #ifdef CONFIG_NET_POLL_CONTROLLER
1697 .ndo_poll_controller = cpsw_ndo_poll_controller,
1699 .ndo_vlan_rx_add_vid = cpsw_ndo_vlan_rx_add_vid,
1700 .ndo_vlan_rx_kill_vid = cpsw_ndo_vlan_rx_kill_vid,
1703 static int cpsw_get_regs_len(struct net_device *ndev)
1705 struct cpsw_priv *priv = netdev_priv(ndev);
1707 return priv->data.ale_entries * ALE_ENTRY_WORDS * sizeof(u32);
1710 static void cpsw_get_regs(struct net_device *ndev,
1711 struct ethtool_regs *regs, void *p)
1713 struct cpsw_priv *priv = netdev_priv(ndev);
1716 /* update CPSW IP version */
1717 regs->version = priv->version;
1719 cpsw_ale_dump(priv->ale, reg);
1722 static void cpsw_get_drvinfo(struct net_device *ndev,
1723 struct ethtool_drvinfo *info)
1725 struct cpsw_priv *priv = netdev_priv(ndev);
1727 strlcpy(info->driver, "cpsw", sizeof(info->driver));
1728 strlcpy(info->version, "1.0", sizeof(info->version));
1729 strlcpy(info->bus_info, priv->pdev->name, sizeof(info->bus_info));
1730 info->regdump_len = cpsw_get_regs_len(ndev);
1733 static u32 cpsw_get_msglevel(struct net_device *ndev)
1735 struct cpsw_priv *priv = netdev_priv(ndev);
1736 return priv->msg_enable;
1739 static void cpsw_set_msglevel(struct net_device *ndev, u32 value)
1741 struct cpsw_priv *priv = netdev_priv(ndev);
1742 priv->msg_enable = value;
1745 static int cpsw_get_ts_info(struct net_device *ndev,
1746 struct ethtool_ts_info *info)
1748 #ifdef CONFIG_TI_CPTS
1749 struct cpsw_priv *priv = netdev_priv(ndev);
1751 info->so_timestamping =
1752 SOF_TIMESTAMPING_TX_HARDWARE |
1753 SOF_TIMESTAMPING_TX_SOFTWARE |
1754 SOF_TIMESTAMPING_RX_HARDWARE |
1755 SOF_TIMESTAMPING_RX_SOFTWARE |
1756 SOF_TIMESTAMPING_SOFTWARE |
1757 SOF_TIMESTAMPING_RAW_HARDWARE;
1758 info->phc_index = priv->cpts->phc_index;
1760 (1 << HWTSTAMP_TX_OFF) |
1761 (1 << HWTSTAMP_TX_ON);
1763 (1 << HWTSTAMP_FILTER_NONE) |
1764 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
1766 info->so_timestamping =
1767 SOF_TIMESTAMPING_TX_SOFTWARE |
1768 SOF_TIMESTAMPING_RX_SOFTWARE |
1769 SOF_TIMESTAMPING_SOFTWARE;
1770 info->phc_index = -1;
1772 info->rx_filters = 0;
1777 static int cpsw_get_settings(struct net_device *ndev,
1778 struct ethtool_cmd *ecmd)
1780 struct cpsw_priv *priv = netdev_priv(ndev);
1781 int slave_no = cpsw_slave_index(priv);
1783 if (priv->slaves[slave_no].phy)
1784 return phy_ethtool_gset(priv->slaves[slave_no].phy, ecmd);
1789 static int cpsw_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
1791 struct cpsw_priv *priv = netdev_priv(ndev);
1792 int slave_no = cpsw_slave_index(priv);
1794 if (priv->slaves[slave_no].phy)
1795 return phy_ethtool_sset(priv->slaves[slave_no].phy, ecmd);
1800 static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
1802 struct cpsw_priv *priv = netdev_priv(ndev);
1803 int slave_no = cpsw_slave_index(priv);
1808 if (priv->slaves[slave_no].phy)
1809 phy_ethtool_get_wol(priv->slaves[slave_no].phy, wol);
1812 static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
1814 struct cpsw_priv *priv = netdev_priv(ndev);
1815 int slave_no = cpsw_slave_index(priv);
1817 if (priv->slaves[slave_no].phy)
1818 return phy_ethtool_set_wol(priv->slaves[slave_no].phy, wol);
1823 static void cpsw_get_pauseparam(struct net_device *ndev,
1824 struct ethtool_pauseparam *pause)
1826 struct cpsw_priv *priv = netdev_priv(ndev);
1828 pause->autoneg = AUTONEG_DISABLE;
1829 pause->rx_pause = priv->rx_pause ? true : false;
1830 pause->tx_pause = priv->tx_pause ? true : false;
1833 static int cpsw_set_pauseparam(struct net_device *ndev,
1834 struct ethtool_pauseparam *pause)
1836 struct cpsw_priv *priv = netdev_priv(ndev);
1839 priv->rx_pause = pause->rx_pause ? true : false;
1840 priv->tx_pause = pause->tx_pause ? true : false;
1842 for_each_slave(priv, _cpsw_adjust_link, priv, &link);
1847 static const struct ethtool_ops cpsw_ethtool_ops = {
1848 .get_drvinfo = cpsw_get_drvinfo,
1849 .get_msglevel = cpsw_get_msglevel,
1850 .set_msglevel = cpsw_set_msglevel,
1851 .get_link = ethtool_op_get_link,
1852 .get_ts_info = cpsw_get_ts_info,
1853 .get_settings = cpsw_get_settings,
1854 .set_settings = cpsw_set_settings,
1855 .get_coalesce = cpsw_get_coalesce,
1856 .set_coalesce = cpsw_set_coalesce,
1857 .get_sset_count = cpsw_get_sset_count,
1858 .get_strings = cpsw_get_strings,
1859 .get_ethtool_stats = cpsw_get_ethtool_stats,
1860 .get_pauseparam = cpsw_get_pauseparam,
1861 .set_pauseparam = cpsw_set_pauseparam,
1862 .get_wol = cpsw_get_wol,
1863 .set_wol = cpsw_set_wol,
1864 .get_regs_len = cpsw_get_regs_len,
1865 .get_regs = cpsw_get_regs,
1868 static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_priv *priv,
1869 u32 slave_reg_ofs, u32 sliver_reg_ofs)
1871 void __iomem *regs = priv->regs;
1872 int slave_num = slave->slave_num;
1873 struct cpsw_slave_data *data = priv->data.slave_data + slave_num;
1876 slave->regs = regs + slave_reg_ofs;
1877 slave->sliver = regs + sliver_reg_ofs;
1878 slave->port_vlan = data->dual_emac_res_vlan;
1881 #define AM33XX_CTRL_MAC_LO_REG(id) (0x630 + 0x8 * id)
1882 #define AM33XX_CTRL_MAC_HI_REG(id) (0x630 + 0x8 * id + 0x4)
1884 static int cpsw_am33xx_cm_get_macid(struct device *dev, int slave,
1889 struct regmap *syscon;
1891 syscon = syscon_regmap_lookup_by_phandle(dev->of_node, "syscon");
1892 if (IS_ERR(syscon)) {
1893 if (PTR_ERR(syscon) == -ENODEV)
1895 return PTR_ERR(syscon);
1898 regmap_read(syscon, AM33XX_CTRL_MAC_LO_REG(slave), &macid_lo);
1899 regmap_read(syscon, AM33XX_CTRL_MAC_HI_REG(slave), &macid_hi);
1901 mac_addr[5] = (macid_lo >> 8) & 0xff;
1902 mac_addr[4] = macid_lo & 0xff;
1903 mac_addr[3] = (macid_hi >> 24) & 0xff;
1904 mac_addr[2] = (macid_hi >> 16) & 0xff;
1905 mac_addr[1] = (macid_hi >> 8) & 0xff;
1906 mac_addr[0] = macid_hi & 0xff;
1911 static int cpsw_probe_dt(struct cpsw_platform_data *data,
1912 struct platform_device *pdev)
1914 struct device_node *node = pdev->dev.of_node;
1915 struct device_node *slave_node;
1922 if (of_property_read_u32(node, "slaves", &prop)) {
1923 dev_err(&pdev->dev, "Missing slaves property in the DT.\n");
1926 data->slaves = prop;
1928 if (of_property_read_u32(node, "active_slave", &prop)) {
1929 dev_err(&pdev->dev, "Missing active_slave property in the DT.\n");
1932 data->active_slave = prop;
1934 if (of_property_read_u32(node, "cpts_clock_mult", &prop)) {
1935 dev_err(&pdev->dev, "Missing cpts_clock_mult property in the DT.\n");
1938 data->cpts_clock_mult = prop;
1940 if (of_property_read_u32(node, "cpts_clock_shift", &prop)) {
1941 dev_err(&pdev->dev, "Missing cpts_clock_shift property in the DT.\n");
1944 data->cpts_clock_shift = prop;
1946 data->slave_data = devm_kzalloc(&pdev->dev, data->slaves
1947 * sizeof(struct cpsw_slave_data),
1949 if (!data->slave_data)
1952 if (of_property_read_u32(node, "cpdma_channels", &prop)) {
1953 dev_err(&pdev->dev, "Missing cpdma_channels property in the DT.\n");
1956 data->channels = prop;
1958 if (of_property_read_u32(node, "ale_entries", &prop)) {
1959 dev_err(&pdev->dev, "Missing ale_entries property in the DT.\n");
1962 data->ale_entries = prop;
1964 if (of_property_read_u32(node, "bd_ram_size", &prop)) {
1965 dev_err(&pdev->dev, "Missing bd_ram_size property in the DT.\n");
1968 data->bd_ram_size = prop;
1970 if (of_property_read_u32(node, "rx_descs", &prop)) {
1971 dev_err(&pdev->dev, "Missing rx_descs property in the DT.\n");
1974 data->rx_descs = prop;
1976 if (of_property_read_u32(node, "mac_control", &prop)) {
1977 dev_err(&pdev->dev, "Missing mac_control property in the DT.\n");
1980 data->mac_control = prop;
1982 if (of_property_read_bool(node, "dual_emac"))
1983 data->dual_emac = 1;
1986 * Populate all the child nodes here...
1988 ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
1989 /* We do not want to force this, as in some cases may not have child */
1991 dev_warn(&pdev->dev, "Doesn't have any child node\n");
1993 for_each_child_of_node(node, slave_node) {
1994 struct cpsw_slave_data *slave_data = data->slave_data + i;
1995 const void *mac_addr = NULL;
1999 struct device_node *mdio_node;
2000 struct platform_device *mdio;
2002 /* This is no slave child node, continue */
2003 if (strcmp(slave_node->name, "slave"))
2006 parp = of_get_property(slave_node, "phy_id", &lenp);
2007 if ((parp == NULL) || (lenp != (sizeof(void *) * 2))) {
2008 dev_err(&pdev->dev, "Missing slave[%d] phy_id property\n", i);
2011 mdio_node = of_find_node_by_phandle(be32_to_cpup(parp));
2012 phyid = be32_to_cpup(parp+1);
2013 mdio = of_find_device_by_node(mdio_node);
2014 of_node_put(mdio_node);
2016 dev_err(&pdev->dev, "Missing mdio platform device\n");
2019 snprintf(slave_data->phy_id, sizeof(slave_data->phy_id),
2020 PHY_ID_FMT, mdio->name, phyid);
2022 mac_addr = of_get_mac_address(slave_node);
2024 memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN);
2026 if (of_machine_is_compatible("ti,am33xx")) {
2027 ret = cpsw_am33xx_cm_get_macid(&pdev->dev, i,
2028 slave_data->mac_addr);
2034 slave_data->phy_if = of_get_phy_mode(slave_node);
2035 if (slave_data->phy_if < 0) {
2036 dev_err(&pdev->dev, "Missing or malformed slave[%d] phy-mode property\n",
2038 return slave_data->phy_if;
2041 if (data->dual_emac) {
2042 if (of_property_read_u32(slave_node, "dual_emac_res_vlan",
2044 dev_err(&pdev->dev, "Missing dual_emac_res_vlan in DT.\n");
2045 slave_data->dual_emac_res_vlan = i+1;
2046 dev_err(&pdev->dev, "Using %d as Reserved VLAN for %d slave\n",
2047 slave_data->dual_emac_res_vlan, i);
2049 slave_data->dual_emac_res_vlan = prop;
2054 if (i == data->slaves)
2061 static int cpsw_probe_dual_emac(struct platform_device *pdev,
2062 struct cpsw_priv *priv)
2064 struct cpsw_platform_data *data = &priv->data;
2065 struct net_device *ndev;
2066 struct cpsw_priv *priv_sl2;
2069 ndev = alloc_etherdev(sizeof(struct cpsw_priv));
2071 dev_err(&pdev->dev, "cpsw: error allocating net_device\n");
2075 priv_sl2 = netdev_priv(ndev);
2076 spin_lock_init(&priv_sl2->lock);
2077 priv_sl2->data = *data;
2078 priv_sl2->pdev = pdev;
2079 priv_sl2->ndev = ndev;
2080 priv_sl2->dev = &ndev->dev;
2081 priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
2082 priv_sl2->rx_packet_max = max(rx_packet_max, 128);
2084 if (is_valid_ether_addr(data->slave_data[1].mac_addr)) {
2085 memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr,
2087 dev_info(&pdev->dev, "cpsw: Detected MACID = %pM\n", priv_sl2->mac_addr);
2089 random_ether_addr(priv_sl2->mac_addr);
2090 dev_info(&pdev->dev, "cpsw: Random MACID = %pM\n", priv_sl2->mac_addr);
2092 memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN);
2094 priv_sl2->slaves = priv->slaves;
2095 priv_sl2->clk = priv->clk;
2097 priv_sl2->coal_intvl = 0;
2098 priv_sl2->bus_freq_mhz = priv->bus_freq_mhz;
2100 priv_sl2->regs = priv->regs;
2101 priv_sl2->host_port = priv->host_port;
2102 priv_sl2->host_port_regs = priv->host_port_regs;
2103 priv_sl2->wr_regs = priv->wr_regs;
2104 priv_sl2->hw_stats = priv->hw_stats;
2105 priv_sl2->dma = priv->dma;
2106 priv_sl2->txch = priv->txch;
2107 priv_sl2->rxch = priv->rxch;
2108 priv_sl2->ale = priv->ale;
2109 priv_sl2->emac_port = 1;
2110 priv->slaves[1].ndev = ndev;
2111 priv_sl2->cpts = priv->cpts;
2112 priv_sl2->version = priv->version;
2114 for (i = 0; i < priv->num_irqs; i++) {
2115 priv_sl2->irqs_table[i] = priv->irqs_table[i];
2116 priv_sl2->num_irqs = priv->num_irqs;
2118 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
2120 ndev->netdev_ops = &cpsw_netdev_ops;
2121 ndev->ethtool_ops = &cpsw_ethtool_ops;
2122 netif_napi_add(ndev, &priv_sl2->napi, cpsw_poll, CPSW_POLL_WEIGHT);
2124 /* register the network device */
2125 SET_NETDEV_DEV(ndev, &pdev->dev);
2126 ret = register_netdev(ndev);
2128 dev_err(&pdev->dev, "cpsw: error registering net device\n");
2136 static int cpsw_probe(struct platform_device *pdev)
2138 struct cpsw_platform_data *data;
2139 struct net_device *ndev;
2140 struct cpsw_priv *priv;
2141 struct cpdma_params dma_params;
2142 struct cpsw_ale_params ale_params;
2143 void __iomem *ss_regs;
2144 struct resource *res, *ss_res;
2145 u32 slave_offset, sliver_offset, slave_size;
2146 int ret = 0, i, k = 0;
2148 ndev = alloc_etherdev(sizeof(struct cpsw_priv));
2150 dev_err(&pdev->dev, "error allocating net_device\n");
2154 platform_set_drvdata(pdev, ndev);
2155 priv = netdev_priv(ndev);
2156 spin_lock_init(&priv->lock);
2159 priv->dev = &ndev->dev;
2160 priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
2161 priv->rx_packet_max = max(rx_packet_max, 128);
2162 priv->cpts = devm_kzalloc(&pdev->dev, sizeof(struct cpts), GFP_KERNEL);
2163 priv->irq_enabled = true;
2165 dev_err(&pdev->dev, "error allocating cpts\n");
2167 goto clean_ndev_ret;
2171 * This may be required here for child devices.
2173 pm_runtime_enable(&pdev->dev);
2175 /* Select default pin state */
2176 pinctrl_pm_select_default_state(&pdev->dev);
2178 if (cpsw_probe_dt(&priv->data, pdev)) {
2179 dev_err(&pdev->dev, "cpsw: platform data missing\n");
2181 goto clean_runtime_disable_ret;
2185 if (is_valid_ether_addr(data->slave_data[0].mac_addr)) {
2186 memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN);
2187 dev_info(&pdev->dev, "Detected MACID = %pM\n", priv->mac_addr);
2189 eth_random_addr(priv->mac_addr);
2190 dev_info(&pdev->dev, "Random MACID = %pM\n", priv->mac_addr);
2193 memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
2195 priv->slaves = devm_kzalloc(&pdev->dev,
2196 sizeof(struct cpsw_slave) * data->slaves,
2198 if (!priv->slaves) {
2200 goto clean_runtime_disable_ret;
2202 for (i = 0; i < data->slaves; i++)
2203 priv->slaves[i].slave_num = i;
2205 priv->slaves[0].ndev = ndev;
2206 priv->emac_port = 0;
2208 priv->clk = devm_clk_get(&pdev->dev, "fck");
2209 if (IS_ERR(priv->clk)) {
2210 dev_err(priv->dev, "fck is not found\n");
2212 goto clean_runtime_disable_ret;
2214 priv->coal_intvl = 0;
2215 priv->bus_freq_mhz = clk_get_rate(priv->clk) / 1000000;
2217 ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2218 ss_regs = devm_ioremap_resource(&pdev->dev, ss_res);
2219 if (IS_ERR(ss_regs)) {
2220 ret = PTR_ERR(ss_regs);
2221 goto clean_runtime_disable_ret;
2223 priv->regs = ss_regs;
2224 priv->host_port = HOST_PORT_NUM;
2226 /* Need to enable clocks with runtime PM api to access module
2229 pm_runtime_get_sync(&pdev->dev);
2230 priv->version = readl(&priv->regs->id_ver);
2231 pm_runtime_put_sync(&pdev->dev);
2233 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2234 priv->wr_regs = devm_ioremap_resource(&pdev->dev, res);
2235 if (IS_ERR(priv->wr_regs)) {
2236 ret = PTR_ERR(priv->wr_regs);
2237 goto clean_runtime_disable_ret;
2240 memset(&dma_params, 0, sizeof(dma_params));
2241 memset(&ale_params, 0, sizeof(ale_params));
2243 switch (priv->version) {
2244 case CPSW_VERSION_1:
2245 priv->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET;
2246 priv->cpts->reg = ss_regs + CPSW1_CPTS_OFFSET;
2247 priv->hw_stats = ss_regs + CPSW1_HW_STATS;
2248 dma_params.dmaregs = ss_regs + CPSW1_CPDMA_OFFSET;
2249 dma_params.txhdp = ss_regs + CPSW1_STATERAM_OFFSET;
2250 ale_params.ale_regs = ss_regs + CPSW1_ALE_OFFSET;
2251 slave_offset = CPSW1_SLAVE_OFFSET;
2252 slave_size = CPSW1_SLAVE_SIZE;
2253 sliver_offset = CPSW1_SLIVER_OFFSET;
2254 dma_params.desc_mem_phys = 0;
2256 case CPSW_VERSION_2:
2257 case CPSW_VERSION_3:
2258 case CPSW_VERSION_4:
2259 priv->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET;
2260 priv->cpts->reg = ss_regs + CPSW2_CPTS_OFFSET;
2261 priv->hw_stats = ss_regs + CPSW2_HW_STATS;
2262 dma_params.dmaregs = ss_regs + CPSW2_CPDMA_OFFSET;
2263 dma_params.txhdp = ss_regs + CPSW2_STATERAM_OFFSET;
2264 ale_params.ale_regs = ss_regs + CPSW2_ALE_OFFSET;
2265 slave_offset = CPSW2_SLAVE_OFFSET;
2266 slave_size = CPSW2_SLAVE_SIZE;
2267 sliver_offset = CPSW2_SLIVER_OFFSET;
2268 dma_params.desc_mem_phys =
2269 (u32 __force) ss_res->start + CPSW2_BD_OFFSET;
2272 dev_err(priv->dev, "unknown version 0x%08x\n", priv->version);
2274 goto clean_runtime_disable_ret;
2276 for (i = 0; i < priv->data.slaves; i++) {
2277 struct cpsw_slave *slave = &priv->slaves[i];
2278 cpsw_slave_init(slave, priv, slave_offset, sliver_offset);
2279 slave_offset += slave_size;
2280 sliver_offset += SLIVER_SIZE;
2283 dma_params.dev = &pdev->dev;
2284 dma_params.rxthresh = dma_params.dmaregs + CPDMA_RXTHRESH;
2285 dma_params.rxfree = dma_params.dmaregs + CPDMA_RXFREE;
2286 dma_params.rxhdp = dma_params.txhdp + CPDMA_RXHDP;
2287 dma_params.txcp = dma_params.txhdp + CPDMA_TXCP;
2288 dma_params.rxcp = dma_params.txhdp + CPDMA_RXCP;
2290 dma_params.num_chan = data->channels;
2291 dma_params.has_soft_reset = true;
2292 dma_params.min_packet_size = CPSW_MIN_PACKET_SIZE;
2293 dma_params.desc_mem_size = data->bd_ram_size;
2294 dma_params.desc_align = 16;
2295 dma_params.has_ext_regs = true;
2296 dma_params.desc_hw_addr = dma_params.desc_mem_phys;
2298 priv->dma = cpdma_ctlr_create(&dma_params);
2300 dev_err(priv->dev, "error initializing dma\n");
2302 goto clean_runtime_disable_ret;
2305 priv->txch = cpdma_chan_create(priv->dma, tx_chan_num(0),
2307 priv->rxch = cpdma_chan_create(priv->dma, rx_chan_num(0),
2310 if (WARN_ON(!priv->txch || !priv->rxch)) {
2311 dev_err(priv->dev, "error initializing dma channels\n");
2316 ale_params.dev = &ndev->dev;
2317 ale_params.ale_ageout = ale_ageout;
2318 ale_params.ale_entries = data->ale_entries;
2319 ale_params.ale_ports = data->slaves;
2321 priv->ale = cpsw_ale_create(&ale_params);
2323 dev_err(priv->dev, "error initializing ale engine\n");
2328 ndev->irq = platform_get_irq(pdev, 0);
2329 if (ndev->irq < 0) {
2330 dev_err(priv->dev, "error getting irq resource\n");
2335 while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, k))) {
2336 if (k >= ARRAY_SIZE(priv->irqs_table)) {
2341 ret = devm_request_irq(&pdev->dev, res->start, cpsw_interrupt,
2342 0, dev_name(&pdev->dev), priv);
2344 dev_err(priv->dev, "error attaching irq (%d)\n", ret);
2348 priv->irqs_table[k] = res->start;
2354 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
2356 ndev->netdev_ops = &cpsw_netdev_ops;
2357 ndev->ethtool_ops = &cpsw_ethtool_ops;
2358 netif_napi_add(ndev, &priv->napi, cpsw_poll, CPSW_POLL_WEIGHT);
2360 /* register the network device */
2361 SET_NETDEV_DEV(ndev, &pdev->dev);
2362 ret = register_netdev(ndev);
2364 dev_err(priv->dev, "error registering net device\n");
2369 cpsw_notice(priv, probe, "initialized device (regs %pa, irq %d)\n",
2370 &ss_res->start, ndev->irq);
2372 if (priv->data.dual_emac) {
2373 ret = cpsw_probe_dual_emac(pdev, priv);
2375 cpsw_err(priv, probe, "error probe slave 2 emac interface\n");
2383 cpsw_ale_destroy(priv->ale);
2385 cpdma_chan_destroy(priv->txch);
2386 cpdma_chan_destroy(priv->rxch);
2387 cpdma_ctlr_destroy(priv->dma);
2388 clean_runtime_disable_ret:
2389 pm_runtime_disable(&pdev->dev);
2391 free_netdev(priv->ndev);
2395 static int cpsw_remove_child_device(struct device *dev, void *c)
2397 struct platform_device *pdev = to_platform_device(dev);
2399 of_device_unregister(pdev);
2404 static int cpsw_remove(struct platform_device *pdev)
2406 struct net_device *ndev = platform_get_drvdata(pdev);
2407 struct cpsw_priv *priv = netdev_priv(ndev);
2409 if (priv->data.dual_emac)
2410 unregister_netdev(cpsw_get_slave_ndev(priv, 1));
2411 unregister_netdev(ndev);
2413 cpsw_ale_destroy(priv->ale);
2414 cpdma_chan_destroy(priv->txch);
2415 cpdma_chan_destroy(priv->rxch);
2416 cpdma_ctlr_destroy(priv->dma);
2417 pm_runtime_disable(&pdev->dev);
2418 device_for_each_child(&pdev->dev, NULL, cpsw_remove_child_device);
2419 if (priv->data.dual_emac)
2420 free_netdev(cpsw_get_slave_ndev(priv, 1));
2425 static int cpsw_suspend(struct device *dev)
2427 struct platform_device *pdev = to_platform_device(dev);
2428 struct net_device *ndev = platform_get_drvdata(pdev);
2429 struct cpsw_priv *priv = netdev_priv(ndev);
2431 if (priv->data.dual_emac) {
2434 for (i = 0; i < priv->data.slaves; i++) {
2435 if (netif_running(priv->slaves[i].ndev))
2436 cpsw_ndo_stop(priv->slaves[i].ndev);
2437 soft_reset_slave(priv->slaves + i);
2440 if (netif_running(ndev))
2441 cpsw_ndo_stop(ndev);
2442 for_each_slave(priv, soft_reset_slave);
2445 pm_runtime_put_sync(&pdev->dev);
2447 /* Select sleep pin state */
2448 pinctrl_pm_select_sleep_state(&pdev->dev);
2453 static int cpsw_resume(struct device *dev)
2455 struct platform_device *pdev = to_platform_device(dev);
2456 struct net_device *ndev = platform_get_drvdata(pdev);
2457 struct cpsw_priv *priv = netdev_priv(ndev);
2459 pm_runtime_get_sync(&pdev->dev);
2461 /* Select default pin state */
2462 pinctrl_pm_select_default_state(&pdev->dev);
2464 if (priv->data.dual_emac) {
2467 for (i = 0; i < priv->data.slaves; i++) {
2468 if (netif_running(priv->slaves[i].ndev))
2469 cpsw_ndo_open(priv->slaves[i].ndev);
2472 if (netif_running(ndev))
2473 cpsw_ndo_open(ndev);
2478 static const struct dev_pm_ops cpsw_pm_ops = {
2479 .suspend = cpsw_suspend,
2480 .resume = cpsw_resume,
2483 static const struct of_device_id cpsw_of_mtable[] = {
2484 { .compatible = "ti,cpsw", },
2487 MODULE_DEVICE_TABLE(of, cpsw_of_mtable);
2489 static struct platform_driver cpsw_driver = {
2493 .of_match_table = cpsw_of_mtable,
2495 .probe = cpsw_probe,
2496 .remove = cpsw_remove,
2499 static int __init cpsw_init(void)
2501 return platform_driver_register(&cpsw_driver);
2503 late_initcall(cpsw_init);
2505 static void __exit cpsw_exit(void)
2507 platform_driver_unregister(&cpsw_driver);
2509 module_exit(cpsw_exit);
2511 MODULE_LICENSE("GPL");
2512 MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>");
2513 MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>");
2514 MODULE_DESCRIPTION("TI CPSW Ethernet driver");