2 * Copyright (C) 1999 - 2010 Intel Corporation.
3 * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
5 * This code was derived from the Intel e1000e Linux driver.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
22 #include "pch_gbe_api.h"
23 #include <linux/module.h>
24 #include <linux/net_tstamp.h>
25 #include <linux/ptp_classify.h>
27 #define DRV_VERSION "1.01"
28 const char pch_driver_version[] = DRV_VERSION;
30 #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
31 #define PCH_GBE_MAR_ENTRIES 16
32 #define PCH_GBE_SHORT_PKT 64
33 #define DSC_INIT16 0xC000
34 #define PCH_GBE_DMA_ALIGN 0
35 #define PCH_GBE_DMA_PADDING 2
36 #define PCH_GBE_WATCHDOG_PERIOD (5 * HZ) /* watchdog time */
37 #define PCH_GBE_COPYBREAK_DEFAULT 256
38 #define PCH_GBE_PCI_BAR 1
39 #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
41 /* Macros for ML7223 */
42 #define PCI_VENDOR_ID_ROHM 0x10db
43 #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
45 /* Macros for ML7831 */
46 #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
48 #define PCH_GBE_TX_WEIGHT 64
49 #define PCH_GBE_RX_WEIGHT 64
50 #define PCH_GBE_RX_BUFFER_WRITE 16
52 /* Initialize the wake-on-LAN settings */
53 #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
55 #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
56 PCH_GBE_CHIP_TYPE_INTERNAL | \
57 PCH_GBE_RGMII_MODE_RGMII \
60 /* Ethertype field values */
61 #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
62 #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
63 #define PCH_GBE_FRAME_SIZE_2048 2048
64 #define PCH_GBE_FRAME_SIZE_4096 4096
65 #define PCH_GBE_FRAME_SIZE_8192 8192
67 #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
68 #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
69 #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
70 #define PCH_GBE_DESC_UNUSED(R) \
71 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
72 (R)->next_to_clean - (R)->next_to_use - 1)
74 /* Pause packet value */
75 #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
76 #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
77 #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
78 #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
81 /* This defines the bits that are set in the Interrupt Mask
82 * Set/Read Register. Each bit is documented below:
83 * o RXT0 = Receiver Timer Interrupt (ring 0)
84 * o TXDW = Transmit Descriptor Written Back
85 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
86 * o RXSEQ = Receive Sequence Error
87 * o LSC = Link Status Change
89 #define PCH_GBE_INT_ENABLE_MASK ( \
90 PCH_GBE_INT_RX_DMA_CMPLT | \
91 PCH_GBE_INT_RX_DSC_EMP | \
92 PCH_GBE_INT_RX_FIFO_ERR | \
93 PCH_GBE_INT_WOL_DET | \
94 PCH_GBE_INT_TX_CMPLT \
97 #define PCH_GBE_INT_DISABLE_ALL 0
99 /* Macros for ieee1588 */
100 /* 0x40 Time Synchronization Channel Control Register Bits */
101 #define MASTER_MODE (1<<0)
102 #define SLAVE_MODE (0)
103 #define V2_MODE (1<<31)
104 #define CAP_MODE0 (0)
105 #define CAP_MODE2 (1<<17)
107 /* 0x44 Time Synchronization Channel Event Register Bits */
108 #define TX_SNAPSHOT_LOCKED (1<<0)
109 #define RX_SNAPSHOT_LOCKED (1<<1)
111 #define PTP_L4_MULTICAST_SA "01:00:5e:00:01:81"
112 #define PTP_L2_MULTICAST_SA "01:1b:19:00:00:00"
114 static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
116 static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
117 static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
119 static void pch_gbe_set_multi(struct net_device *netdev);
121 static struct sock_filter ptp_filter[] = {
125 static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
127 u8 *data = skb->data;
132 if (sk_run_filter(skb, ptp_filter) == PTP_CLASS_NONE)
135 offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
137 if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
140 hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
141 id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
143 memcpy(&lo, &hi[1], sizeof(lo));
145 return (uid_hi == *hi &&
151 pch_rx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
153 struct skb_shared_hwtstamps *shhwtstamps;
154 struct pci_dev *pdev;
159 if (!adapter->hwts_rx_en)
162 /* Get ieee1588's dev information */
163 pdev = adapter->ptp_pdev;
165 val = pch_ch_event_read(pdev);
167 if (!(val & RX_SNAPSHOT_LOCKED))
170 lo = pch_src_uuid_lo_read(pdev);
171 hi = pch_src_uuid_hi_read(pdev);
174 seq = (hi >> 16) & 0xffff;
176 if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
179 ns = pch_rx_snap_read(pdev);
181 shhwtstamps = skb_hwtstamps(skb);
182 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
183 shhwtstamps->hwtstamp = ns_to_ktime(ns);
185 pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
189 pch_tx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
191 struct skb_shared_hwtstamps shhwtstamps;
192 struct pci_dev *pdev;
193 struct skb_shared_info *shtx;
197 shtx = skb_shinfo(skb);
198 if (likely(!(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en)))
201 shtx->tx_flags |= SKBTX_IN_PROGRESS;
203 /* Get ieee1588's dev information */
204 pdev = adapter->ptp_pdev;
207 * This really stinks, but we have to poll for the Tx time stamp.
209 for (cnt = 0; cnt < 100; cnt++) {
210 val = pch_ch_event_read(pdev);
211 if (val & TX_SNAPSHOT_LOCKED)
215 if (!(val & TX_SNAPSHOT_LOCKED)) {
216 shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
220 ns = pch_tx_snap_read(pdev);
222 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
223 shhwtstamps.hwtstamp = ns_to_ktime(ns);
224 skb_tstamp_tx(skb, &shhwtstamps);
226 pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
229 static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
231 struct hwtstamp_config cfg;
232 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
233 struct pci_dev *pdev;
236 if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
239 if (cfg.flags) /* reserved for future extensions */
242 /* Get ieee1588's dev information */
243 pdev = adapter->ptp_pdev;
245 switch (cfg.tx_type) {
246 case HWTSTAMP_TX_OFF:
247 adapter->hwts_tx_en = 0;
250 adapter->hwts_tx_en = 1;
256 switch (cfg.rx_filter) {
257 case HWTSTAMP_FILTER_NONE:
258 adapter->hwts_rx_en = 0;
260 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
261 adapter->hwts_rx_en = 0;
262 pch_ch_control_write(pdev, SLAVE_MODE | CAP_MODE0);
264 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
265 adapter->hwts_rx_en = 1;
266 pch_ch_control_write(pdev, MASTER_MODE | CAP_MODE0);
268 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
269 adapter->hwts_rx_en = 1;
270 pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
271 strcpy(station, PTP_L4_MULTICAST_SA);
272 pch_set_station_address(station, pdev);
274 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
275 adapter->hwts_rx_en = 1;
276 pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
277 strcpy(station, PTP_L2_MULTICAST_SA);
278 pch_set_station_address(station, pdev);
284 /* Clear out any old time stamps. */
285 pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
287 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
290 inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
292 iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
296 * pch_gbe_mac_read_mac_addr - Read MAC address
297 * @hw: Pointer to the HW structure
301 s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
305 adr1a = ioread32(&hw->reg->mac_adr[0].high);
306 adr1b = ioread32(&hw->reg->mac_adr[0].low);
308 hw->mac.addr[0] = (u8)(adr1a & 0xFF);
309 hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
310 hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
311 hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
312 hw->mac.addr[4] = (u8)(adr1b & 0xFF);
313 hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
315 pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
320 * pch_gbe_wait_clr_bit - Wait to clear a bit
321 * @reg: Pointer of register
324 static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
329 while ((ioread32(reg) & bit) && --tmp)
332 pr_err("Error: busy bit is not cleared\n");
336 * pch_gbe_mac_mar_set - Set MAC address register
337 * @hw: Pointer to the HW structure
338 * @addr: Pointer to the MAC address
339 * @index: MAC address array register
341 static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
343 u32 mar_low, mar_high, adrmask;
345 pr_debug("index : 0x%x\n", index);
348 * HW expects these in little endian so we reverse the byte order
349 * from network order (big endian) to little endian
351 mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
352 ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
353 mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
354 /* Stop the MAC Address of index. */
355 adrmask = ioread32(&hw->reg->ADDR_MASK);
356 iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
358 pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
359 /* Set the MAC address to the MAC address 1A/1B register */
360 iowrite32(mar_high, &hw->reg->mac_adr[index].high);
361 iowrite32(mar_low, &hw->reg->mac_adr[index].low);
362 /* Start the MAC address of index */
363 iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
365 pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
369 * pch_gbe_mac_reset_hw - Reset hardware
370 * @hw: Pointer to the HW structure
372 static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
374 /* Read the MAC address. and store to the private data */
375 pch_gbe_mac_read_mac_addr(hw);
376 iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
377 #ifdef PCH_GBE_MAC_IFOP_RGMII
378 iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
380 pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
381 /* Setup the receive addresses */
382 pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
386 static void pch_gbe_disable_mac_rx(struct pch_gbe_hw *hw)
389 /* Disables Receive MAC */
390 rctl = ioread32(&hw->reg->MAC_RX_EN);
391 iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
394 static void pch_gbe_enable_mac_rx(struct pch_gbe_hw *hw)
397 /* Enables Receive MAC */
398 rctl = ioread32(&hw->reg->MAC_RX_EN);
399 iowrite32((rctl | PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
403 * pch_gbe_mac_init_rx_addrs - Initialize receive address's
404 * @hw: Pointer to the HW structure
405 * @mar_count: Receive address registers
407 static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
411 /* Setup the receive address */
412 pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
414 /* Zero out the other receive addresses */
415 for (i = 1; i < mar_count; i++) {
416 iowrite32(0, &hw->reg->mac_adr[i].high);
417 iowrite32(0, &hw->reg->mac_adr[i].low);
419 iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
421 pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
426 * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
427 * @hw: Pointer to the HW structure
428 * @mc_addr_list: Array of multicast addresses to program
429 * @mc_addr_count: Number of multicast addresses to program
430 * @mar_used_count: The first MAC Address register free to program
431 * @mar_total_num: Total number of supported MAC Address Registers
433 static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
434 u8 *mc_addr_list, u32 mc_addr_count,
435 u32 mar_used_count, u32 mar_total_num)
439 /* Load the first set of multicast addresses into the exact
440 * filters (RAR). If there are not enough to fill the RAR
441 * array, clear the filters.
443 for (i = mar_used_count; i < mar_total_num; i++) {
445 pch_gbe_mac_mar_set(hw, mc_addr_list, i);
447 mc_addr_list += ETH_ALEN;
449 /* Clear MAC address mask */
450 adrmask = ioread32(&hw->reg->ADDR_MASK);
451 iowrite32((adrmask | (0x0001 << i)),
452 &hw->reg->ADDR_MASK);
454 pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
455 /* Clear MAC address */
456 iowrite32(0, &hw->reg->mac_adr[i].high);
457 iowrite32(0, &hw->reg->mac_adr[i].low);
463 * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
464 * @hw: Pointer to the HW structure
467 * Negative value: Failed.
469 s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
471 struct pch_gbe_mac_info *mac = &hw->mac;
474 pr_debug("mac->fc = %u\n", mac->fc);
476 rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
479 case PCH_GBE_FC_NONE:
480 rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
481 mac->tx_fc_enable = false;
483 case PCH_GBE_FC_RX_PAUSE:
484 rx_fctrl |= PCH_GBE_FL_CTRL_EN;
485 mac->tx_fc_enable = false;
487 case PCH_GBE_FC_TX_PAUSE:
488 rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
489 mac->tx_fc_enable = true;
491 case PCH_GBE_FC_FULL:
492 rx_fctrl |= PCH_GBE_FL_CTRL_EN;
493 mac->tx_fc_enable = true;
496 pr_err("Flow control param set incorrectly\n");
499 if (mac->link_duplex == DUPLEX_HALF)
500 rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
501 iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
502 pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
503 ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
508 * pch_gbe_mac_set_wol_event - Set wake-on-lan event
509 * @hw: Pointer to the HW structure
510 * @wu_evt: Wake up event
512 static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
516 pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
517 wu_evt, ioread32(&hw->reg->ADDR_MASK));
520 /* Set Wake-On-Lan address mask */
521 addr_mask = ioread32(&hw->reg->ADDR_MASK);
522 iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
524 pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
525 iowrite32(0, &hw->reg->WOL_ST);
526 iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
527 iowrite32(0x02, &hw->reg->TCPIP_ACC);
528 iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
530 iowrite32(0, &hw->reg->WOL_CTRL);
531 iowrite32(0, &hw->reg->WOL_ST);
537 * pch_gbe_mac_ctrl_miim - Control MIIM interface
538 * @hw: Pointer to the HW structure
539 * @addr: Address of PHY
540 * @dir: Operetion. (Write or Read)
541 * @reg: Access register of PHY
544 * Returns: Read date.
546 u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
553 spin_lock_irqsave(&hw->miim_lock, flags);
555 for (i = 100; i; --i) {
556 if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
561 pr_err("pch-gbe.miim won't go Ready\n");
562 spin_unlock_irqrestore(&hw->miim_lock, flags);
563 return 0; /* No way to indicate timeout error */
565 iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
566 (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
567 dir | data), &hw->reg->MIIM);
568 for (i = 0; i < 100; i++) {
570 data_out = ioread32(&hw->reg->MIIM);
571 if ((data_out & PCH_GBE_MIIM_OPER_READY))
574 spin_unlock_irqrestore(&hw->miim_lock, flags);
576 pr_debug("PHY %s: reg=%d, data=0x%04X\n",
577 dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
578 dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
579 return (u16) data_out;
583 * pch_gbe_mac_set_pause_packet - Set pause packet
584 * @hw: Pointer to the HW structure
586 static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
588 unsigned long tmp2, tmp3;
590 /* Set Pause packet */
591 tmp2 = hw->mac.addr[1];
592 tmp2 = (tmp2 << 8) | hw->mac.addr[0];
593 tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
595 tmp3 = hw->mac.addr[5];
596 tmp3 = (tmp3 << 8) | hw->mac.addr[4];
597 tmp3 = (tmp3 << 8) | hw->mac.addr[3];
598 tmp3 = (tmp3 << 8) | hw->mac.addr[2];
600 iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
601 iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
602 iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
603 iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
604 iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
606 /* Transmit Pause Packet */
607 iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
609 pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
610 ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
611 ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
612 ioread32(&hw->reg->PAUSE_PKT5));
619 * pch_gbe_alloc_queues - Allocate memory for all rings
620 * @adapter: Board private structure to initialize
623 * Negative value: Failed
625 static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
627 adapter->tx_ring = kzalloc(sizeof(*adapter->tx_ring), GFP_KERNEL);
628 if (!adapter->tx_ring)
631 adapter->rx_ring = kzalloc(sizeof(*adapter->rx_ring), GFP_KERNEL);
632 if (!adapter->rx_ring) {
633 kfree(adapter->tx_ring);
640 * pch_gbe_init_stats - Initialize status
641 * @adapter: Board private structure to initialize
643 static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
645 memset(&adapter->stats, 0, sizeof(adapter->stats));
650 * pch_gbe_init_phy - Initialize PHY
651 * @adapter: Board private structure to initialize
654 * Negative value: Failed
656 static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
658 struct net_device *netdev = adapter->netdev;
662 /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
663 for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
664 adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
665 bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
666 stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
667 stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
668 if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
671 adapter->hw.phy.addr = adapter->mii.phy_id;
672 pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
675 /* Selected the phy and isolate the rest */
676 for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
677 if (addr != adapter->mii.phy_id) {
678 pch_gbe_mdio_write(netdev, addr, MII_BMCR,
681 bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
682 pch_gbe_mdio_write(netdev, addr, MII_BMCR,
683 bmcr & ~BMCR_ISOLATE);
688 adapter->mii.phy_id_mask = 0x1F;
689 adapter->mii.reg_num_mask = 0x1F;
690 adapter->mii.dev = adapter->netdev;
691 adapter->mii.mdio_read = pch_gbe_mdio_read;
692 adapter->mii.mdio_write = pch_gbe_mdio_write;
693 adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
698 * pch_gbe_mdio_read - The read function for mii
699 * @netdev: Network interface device structure
701 * @reg: Access location
704 * Negative value: Failed
706 static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
708 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
709 struct pch_gbe_hw *hw = &adapter->hw;
711 return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
716 * pch_gbe_mdio_write - The write function for mii
717 * @netdev: Network interface device structure
718 * @addr: Phy ID (not used)
719 * @reg: Access location
722 static void pch_gbe_mdio_write(struct net_device *netdev,
723 int addr, int reg, int data)
725 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
726 struct pch_gbe_hw *hw = &adapter->hw;
728 pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
732 * pch_gbe_reset_task - Reset processing at the time of transmission timeout
733 * @work: Pointer of board private structure
735 static void pch_gbe_reset_task(struct work_struct *work)
737 struct pch_gbe_adapter *adapter;
738 adapter = container_of(work, struct pch_gbe_adapter, reset_task);
741 pch_gbe_reinit_locked(adapter);
746 * pch_gbe_reinit_locked- Re-initialization
747 * @adapter: Board private structure
749 void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
751 pch_gbe_down(adapter);
756 * pch_gbe_reset - Reset GbE
757 * @adapter: Board private structure
759 void pch_gbe_reset(struct pch_gbe_adapter *adapter)
761 pch_gbe_mac_reset_hw(&adapter->hw);
762 /* reprogram multicast address register after reset */
763 pch_gbe_set_multi(adapter->netdev);
764 /* Setup the receive address. */
765 pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
766 if (pch_gbe_hal_init_hw(&adapter->hw))
767 pr_err("Hardware Error\n");
771 * pch_gbe_free_irq - Free an interrupt
772 * @adapter: Board private structure
774 static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
776 struct net_device *netdev = adapter->netdev;
778 free_irq(adapter->pdev->irq, netdev);
779 if (adapter->have_msi) {
780 pci_disable_msi(adapter->pdev);
781 pr_debug("call pci_disable_msi\n");
786 * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
787 * @adapter: Board private structure
789 static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
791 struct pch_gbe_hw *hw = &adapter->hw;
793 atomic_inc(&adapter->irq_sem);
794 iowrite32(0, &hw->reg->INT_EN);
795 ioread32(&hw->reg->INT_ST);
796 synchronize_irq(adapter->pdev->irq);
798 pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
802 * pch_gbe_irq_enable - Enable default interrupt generation settings
803 * @adapter: Board private structure
805 static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
807 struct pch_gbe_hw *hw = &adapter->hw;
809 if (likely(atomic_dec_and_test(&adapter->irq_sem)))
810 iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
811 ioread32(&hw->reg->INT_ST);
812 pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
818 * pch_gbe_setup_tctl - configure the Transmit control registers
819 * @adapter: Board private structure
821 static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
823 struct pch_gbe_hw *hw = &adapter->hw;
826 tx_mode = PCH_GBE_TM_LONG_PKT |
827 PCH_GBE_TM_ST_AND_FD |
828 PCH_GBE_TM_SHORT_PKT |
829 PCH_GBE_TM_TH_TX_STRT_8 |
830 PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
832 iowrite32(tx_mode, &hw->reg->TX_MODE);
834 tcpip = ioread32(&hw->reg->TCPIP_ACC);
835 tcpip |= PCH_GBE_TX_TCPIPACC_EN;
836 iowrite32(tcpip, &hw->reg->TCPIP_ACC);
841 * pch_gbe_configure_tx - Configure Transmit Unit after Reset
842 * @adapter: Board private structure
844 static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
846 struct pch_gbe_hw *hw = &adapter->hw;
847 u32 tdba, tdlen, dctrl;
849 pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
850 (unsigned long long)adapter->tx_ring->dma,
851 adapter->tx_ring->size);
853 /* Setup the HW Tx Head and Tail descriptor pointers */
854 tdba = adapter->tx_ring->dma;
855 tdlen = adapter->tx_ring->size - 0x10;
856 iowrite32(tdba, &hw->reg->TX_DSC_BASE);
857 iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
858 iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
860 /* Enables Transmission DMA */
861 dctrl = ioread32(&hw->reg->DMA_CTRL);
862 dctrl |= PCH_GBE_TX_DMA_EN;
863 iowrite32(dctrl, &hw->reg->DMA_CTRL);
867 * pch_gbe_setup_rctl - Configure the receive control registers
868 * @adapter: Board private structure
870 static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
872 struct pch_gbe_hw *hw = &adapter->hw;
875 rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
876 PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
878 iowrite32(rx_mode, &hw->reg->RX_MODE);
880 tcpip = ioread32(&hw->reg->TCPIP_ACC);
882 tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
883 tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
884 iowrite32(tcpip, &hw->reg->TCPIP_ACC);
889 * pch_gbe_configure_rx - Configure Receive Unit after Reset
890 * @adapter: Board private structure
892 static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
894 struct pch_gbe_hw *hw = &adapter->hw;
895 u32 rdba, rdlen, rxdma;
897 pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
898 (unsigned long long)adapter->rx_ring->dma,
899 adapter->rx_ring->size);
901 pch_gbe_mac_force_mac_fc(hw);
903 pch_gbe_disable_mac_rx(hw);
905 /* Disables Receive DMA */
906 rxdma = ioread32(&hw->reg->DMA_CTRL);
907 rxdma &= ~PCH_GBE_RX_DMA_EN;
908 iowrite32(rxdma, &hw->reg->DMA_CTRL);
910 pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
911 ioread32(&hw->reg->MAC_RX_EN),
912 ioread32(&hw->reg->DMA_CTRL));
914 /* Setup the HW Rx Head and Tail Descriptor Pointers and
915 * the Base and Length of the Rx Descriptor Ring */
916 rdba = adapter->rx_ring->dma;
917 rdlen = adapter->rx_ring->size - 0x10;
918 iowrite32(rdba, &hw->reg->RX_DSC_BASE);
919 iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
920 iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
924 * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
925 * @adapter: Board private structure
926 * @buffer_info: Buffer information structure
928 static void pch_gbe_unmap_and_free_tx_resource(
929 struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
931 if (buffer_info->mapped) {
932 dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
933 buffer_info->length, DMA_TO_DEVICE);
934 buffer_info->mapped = false;
936 if (buffer_info->skb) {
937 dev_kfree_skb_any(buffer_info->skb);
938 buffer_info->skb = NULL;
943 * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
944 * @adapter: Board private structure
945 * @buffer_info: Buffer information structure
947 static void pch_gbe_unmap_and_free_rx_resource(
948 struct pch_gbe_adapter *adapter,
949 struct pch_gbe_buffer *buffer_info)
951 if (buffer_info->mapped) {
952 dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
953 buffer_info->length, DMA_FROM_DEVICE);
954 buffer_info->mapped = false;
956 if (buffer_info->skb) {
957 dev_kfree_skb_any(buffer_info->skb);
958 buffer_info->skb = NULL;
963 * pch_gbe_clean_tx_ring - Free Tx Buffers
964 * @adapter: Board private structure
965 * @tx_ring: Ring to be cleaned
967 static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
968 struct pch_gbe_tx_ring *tx_ring)
970 struct pch_gbe_hw *hw = &adapter->hw;
971 struct pch_gbe_buffer *buffer_info;
975 /* Free all the Tx ring sk_buffs */
976 for (i = 0; i < tx_ring->count; i++) {
977 buffer_info = &tx_ring->buffer_info[i];
978 pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
980 pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
982 size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
983 memset(tx_ring->buffer_info, 0, size);
985 /* Zero out the descriptor ring */
986 memset(tx_ring->desc, 0, tx_ring->size);
987 tx_ring->next_to_use = 0;
988 tx_ring->next_to_clean = 0;
989 iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
990 iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
994 * pch_gbe_clean_rx_ring - Free Rx Buffers
995 * @adapter: Board private structure
996 * @rx_ring: Ring to free buffers from
999 pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
1000 struct pch_gbe_rx_ring *rx_ring)
1002 struct pch_gbe_hw *hw = &adapter->hw;
1003 struct pch_gbe_buffer *buffer_info;
1007 /* Free all the Rx ring sk_buffs */
1008 for (i = 0; i < rx_ring->count; i++) {
1009 buffer_info = &rx_ring->buffer_info[i];
1010 pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
1012 pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
1013 size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
1014 memset(rx_ring->buffer_info, 0, size);
1016 /* Zero out the descriptor ring */
1017 memset(rx_ring->desc, 0, rx_ring->size);
1018 rx_ring->next_to_clean = 0;
1019 rx_ring->next_to_use = 0;
1020 iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
1021 iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
1024 static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
1027 struct pch_gbe_hw *hw = &adapter->hw;
1028 unsigned long rgmii = 0;
1030 /* Set the RGMII control. */
1031 #ifdef PCH_GBE_MAC_IFOP_RGMII
1034 rgmii = (PCH_GBE_RGMII_RATE_2_5M |
1035 PCH_GBE_MAC_RGMII_CTRL_SETTING);
1038 rgmii = (PCH_GBE_RGMII_RATE_25M |
1039 PCH_GBE_MAC_RGMII_CTRL_SETTING);
1042 rgmii = (PCH_GBE_RGMII_RATE_125M |
1043 PCH_GBE_MAC_RGMII_CTRL_SETTING);
1046 iowrite32(rgmii, &hw->reg->RGMII_CTRL);
1049 iowrite32(rgmii, &hw->reg->RGMII_CTRL);
1052 static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
1055 struct net_device *netdev = adapter->netdev;
1056 struct pch_gbe_hw *hw = &adapter->hw;
1057 unsigned long mode = 0;
1059 /* Set the communication mode */
1062 mode = PCH_GBE_MODE_MII_ETHER;
1063 netdev->tx_queue_len = 10;
1066 mode = PCH_GBE_MODE_MII_ETHER;
1067 netdev->tx_queue_len = 100;
1070 mode = PCH_GBE_MODE_GMII_ETHER;
1073 if (duplex == DUPLEX_FULL)
1074 mode |= PCH_GBE_MODE_FULL_DUPLEX;
1076 mode |= PCH_GBE_MODE_HALF_DUPLEX;
1077 iowrite32(mode, &hw->reg->MODE);
1081 * pch_gbe_watchdog - Watchdog process
1082 * @data: Board private structure
1084 static void pch_gbe_watchdog(unsigned long data)
1086 struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
1087 struct net_device *netdev = adapter->netdev;
1088 struct pch_gbe_hw *hw = &adapter->hw;
1090 pr_debug("right now = %ld\n", jiffies);
1092 pch_gbe_update_stats(adapter);
1093 if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
1094 struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
1095 netdev->tx_queue_len = adapter->tx_queue_len;
1096 /* mii library handles link maintenance tasks */
1097 if (mii_ethtool_gset(&adapter->mii, &cmd)) {
1098 pr_err("ethtool get setting Error\n");
1099 mod_timer(&adapter->watchdog_timer,
1100 round_jiffies(jiffies +
1101 PCH_GBE_WATCHDOG_PERIOD));
1104 hw->mac.link_speed = ethtool_cmd_speed(&cmd);
1105 hw->mac.link_duplex = cmd.duplex;
1106 /* Set the RGMII control. */
1107 pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
1108 hw->mac.link_duplex);
1109 /* Set the communication mode */
1110 pch_gbe_set_mode(adapter, hw->mac.link_speed,
1111 hw->mac.link_duplex);
1113 "Link is Up %d Mbps %s-Duplex\n",
1115 cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
1116 netif_carrier_on(netdev);
1117 netif_wake_queue(netdev);
1118 } else if ((!mii_link_ok(&adapter->mii)) &&
1119 (netif_carrier_ok(netdev))) {
1120 netdev_dbg(netdev, "NIC Link is Down\n");
1121 hw->mac.link_speed = SPEED_10;
1122 hw->mac.link_duplex = DUPLEX_HALF;
1123 netif_carrier_off(netdev);
1124 netif_stop_queue(netdev);
1126 mod_timer(&adapter->watchdog_timer,
1127 round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
1131 * pch_gbe_tx_queue - Carry out queuing of the transmission data
1132 * @adapter: Board private structure
1133 * @tx_ring: Tx descriptor ring structure
1134 * @skb: Sockt buffer structure
1136 static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
1137 struct pch_gbe_tx_ring *tx_ring,
1138 struct sk_buff *skb)
1140 struct pch_gbe_hw *hw = &adapter->hw;
1141 struct pch_gbe_tx_desc *tx_desc;
1142 struct pch_gbe_buffer *buffer_info;
1143 struct sk_buff *tmp_skb;
1144 unsigned int frame_ctrl;
1145 unsigned int ring_num;
1147 /*-- Set frame control --*/
1149 if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
1150 frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
1151 if (skb->ip_summed == CHECKSUM_NONE)
1152 frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
1154 /* Performs checksum processing */
1156 * It is because the hardware accelerator does not support a checksum,
1157 * when the received data size is less than 64 bytes.
1159 if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
1160 frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
1161 PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
1162 if (skb->protocol == htons(ETH_P_IP)) {
1163 struct iphdr *iph = ip_hdr(skb);
1164 unsigned int offset;
1165 offset = skb_transport_offset(skb);
1166 if (iph->protocol == IPPROTO_TCP) {
1168 tcp_hdr(skb)->check = 0;
1169 skb->csum = skb_checksum(skb, offset,
1170 skb->len - offset, 0);
1171 tcp_hdr(skb)->check =
1172 csum_tcpudp_magic(iph->saddr,
1177 } else if (iph->protocol == IPPROTO_UDP) {
1179 udp_hdr(skb)->check = 0;
1181 skb_checksum(skb, offset,
1182 skb->len - offset, 0);
1183 udp_hdr(skb)->check =
1184 csum_tcpudp_magic(iph->saddr,
1193 ring_num = tx_ring->next_to_use;
1194 if (unlikely((ring_num + 1) == tx_ring->count))
1195 tx_ring->next_to_use = 0;
1197 tx_ring->next_to_use = ring_num + 1;
1200 buffer_info = &tx_ring->buffer_info[ring_num];
1201 tmp_skb = buffer_info->skb;
1203 /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
1204 memcpy(tmp_skb->data, skb->data, ETH_HLEN);
1205 tmp_skb->data[ETH_HLEN] = 0x00;
1206 tmp_skb->data[ETH_HLEN + 1] = 0x00;
1207 tmp_skb->len = skb->len;
1208 memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
1209 (skb->len - ETH_HLEN));
1210 /*-- Set Buffer information --*/
1211 buffer_info->length = tmp_skb->len;
1212 buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
1213 buffer_info->length,
1215 if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
1216 pr_err("TX DMA map failed\n");
1217 buffer_info->dma = 0;
1218 buffer_info->time_stamp = 0;
1219 tx_ring->next_to_use = ring_num;
1222 buffer_info->mapped = true;
1223 buffer_info->time_stamp = jiffies;
1225 /*-- Set Tx descriptor --*/
1226 tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
1227 tx_desc->buffer_addr = (buffer_info->dma);
1228 tx_desc->length = (tmp_skb->len);
1229 tx_desc->tx_words_eob = ((tmp_skb->len + 3));
1230 tx_desc->tx_frame_ctrl = (frame_ctrl);
1231 tx_desc->gbec_status = (DSC_INIT16);
1233 if (unlikely(++ring_num == tx_ring->count))
1236 /* Update software pointer of TX descriptor */
1237 iowrite32(tx_ring->dma +
1238 (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
1239 &hw->reg->TX_DSC_SW_P);
1241 pch_tx_timestamp(adapter, skb);
1243 dev_kfree_skb_any(skb);
1247 * pch_gbe_update_stats - Update the board statistics counters
1248 * @adapter: Board private structure
1250 void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
1252 struct net_device *netdev = adapter->netdev;
1253 struct pci_dev *pdev = adapter->pdev;
1254 struct pch_gbe_hw_stats *stats = &adapter->stats;
1255 unsigned long flags;
1258 * Prevent stats update while adapter is being reset, or if the pci
1259 * connection is down.
1261 if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
1264 spin_lock_irqsave(&adapter->stats_lock, flags);
1266 /* Update device status "adapter->stats" */
1267 stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
1268 stats->tx_errors = stats->tx_length_errors +
1269 stats->tx_aborted_errors +
1270 stats->tx_carrier_errors + stats->tx_timeout_count;
1272 /* Update network device status "adapter->net_stats" */
1273 netdev->stats.rx_packets = stats->rx_packets;
1274 netdev->stats.rx_bytes = stats->rx_bytes;
1275 netdev->stats.rx_dropped = stats->rx_dropped;
1276 netdev->stats.tx_packets = stats->tx_packets;
1277 netdev->stats.tx_bytes = stats->tx_bytes;
1278 netdev->stats.tx_dropped = stats->tx_dropped;
1279 /* Fill out the OS statistics structure */
1280 netdev->stats.multicast = stats->multicast;
1281 netdev->stats.collisions = stats->collisions;
1283 netdev->stats.rx_errors = stats->rx_errors;
1284 netdev->stats.rx_crc_errors = stats->rx_crc_errors;
1285 netdev->stats.rx_frame_errors = stats->rx_frame_errors;
1287 netdev->stats.tx_errors = stats->tx_errors;
1288 netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
1289 netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
1291 spin_unlock_irqrestore(&adapter->stats_lock, flags);
1294 static void pch_gbe_disable_dma_rx(struct pch_gbe_hw *hw)
1298 /* Disable Receive DMA */
1299 rxdma = ioread32(&hw->reg->DMA_CTRL);
1300 rxdma &= ~PCH_GBE_RX_DMA_EN;
1301 iowrite32(rxdma, &hw->reg->DMA_CTRL);
1304 static void pch_gbe_enable_dma_rx(struct pch_gbe_hw *hw)
1308 /* Enables Receive DMA */
1309 rxdma = ioread32(&hw->reg->DMA_CTRL);
1310 rxdma |= PCH_GBE_RX_DMA_EN;
1311 iowrite32(rxdma, &hw->reg->DMA_CTRL);
1315 * pch_gbe_intr - Interrupt Handler
1316 * @irq: Interrupt number
1317 * @data: Pointer to a network interface device structure
1319 * - IRQ_HANDLED: Our interrupt
1320 * - IRQ_NONE: Not our interrupt
1322 static irqreturn_t pch_gbe_intr(int irq, void *data)
1324 struct net_device *netdev = data;
1325 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
1326 struct pch_gbe_hw *hw = &adapter->hw;
1330 /* Check request status */
1331 int_st = ioread32(&hw->reg->INT_ST);
1332 int_st = int_st & ioread32(&hw->reg->INT_EN);
1333 /* When request status is no interruption factor */
1334 if (unlikely(!int_st))
1335 return IRQ_NONE; /* Not our interrupt. End processing. */
1336 pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
1337 if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
1338 adapter->stats.intr_rx_frame_err_count++;
1339 if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
1340 if (!adapter->rx_stop_flag) {
1341 adapter->stats.intr_rx_fifo_err_count++;
1342 pr_debug("Rx fifo over run\n");
1343 adapter->rx_stop_flag = true;
1344 int_en = ioread32(&hw->reg->INT_EN);
1345 iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
1347 pch_gbe_disable_dma_rx(&adapter->hw);
1348 int_st |= ioread32(&hw->reg->INT_ST);
1349 int_st = int_st & ioread32(&hw->reg->INT_EN);
1351 if (int_st & PCH_GBE_INT_RX_DMA_ERR)
1352 adapter->stats.intr_rx_dma_err_count++;
1353 if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
1354 adapter->stats.intr_tx_fifo_err_count++;
1355 if (int_st & PCH_GBE_INT_TX_DMA_ERR)
1356 adapter->stats.intr_tx_dma_err_count++;
1357 if (int_st & PCH_GBE_INT_TCPIP_ERR)
1358 adapter->stats.intr_tcpip_err_count++;
1359 /* When Rx descriptor is empty */
1360 if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
1361 adapter->stats.intr_rx_dsc_empty_count++;
1362 pr_debug("Rx descriptor is empty\n");
1363 int_en = ioread32(&hw->reg->INT_EN);
1364 iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
1365 if (hw->mac.tx_fc_enable) {
1366 /* Set Pause packet */
1367 pch_gbe_mac_set_pause_packet(hw);
1371 /* When request status is Receive interruption */
1372 if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
1373 (adapter->rx_stop_flag)) {
1374 if (likely(napi_schedule_prep(&adapter->napi))) {
1375 /* Enable only Rx Descriptor empty */
1376 atomic_inc(&adapter->irq_sem);
1377 int_en = ioread32(&hw->reg->INT_EN);
1379 ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
1380 iowrite32(int_en, &hw->reg->INT_EN);
1381 /* Start polling for NAPI */
1382 __napi_schedule(&adapter->napi);
1385 pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
1386 IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
1391 * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
1392 * @adapter: Board private structure
1393 * @rx_ring: Rx descriptor ring
1394 * @cleaned_count: Cleaned count
1397 pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
1398 struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
1400 struct net_device *netdev = adapter->netdev;
1401 struct pci_dev *pdev = adapter->pdev;
1402 struct pch_gbe_hw *hw = &adapter->hw;
1403 struct pch_gbe_rx_desc *rx_desc;
1404 struct pch_gbe_buffer *buffer_info;
1405 struct sk_buff *skb;
1409 bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
1410 i = rx_ring->next_to_use;
1412 while ((cleaned_count--)) {
1413 buffer_info = &rx_ring->buffer_info[i];
1414 skb = netdev_alloc_skb(netdev, bufsz);
1415 if (unlikely(!skb)) {
1416 /* Better luck next round */
1417 adapter->stats.rx_alloc_buff_failed++;
1421 skb_reserve(skb, NET_IP_ALIGN);
1422 buffer_info->skb = skb;
1424 buffer_info->dma = dma_map_single(&pdev->dev,
1425 buffer_info->rx_buffer,
1426 buffer_info->length,
1428 if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
1430 buffer_info->skb = NULL;
1431 buffer_info->dma = 0;
1432 adapter->stats.rx_alloc_buff_failed++;
1433 break; /* while !buffer_info->skb */
1435 buffer_info->mapped = true;
1436 rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
1437 rx_desc->buffer_addr = (buffer_info->dma);
1438 rx_desc->gbec_status = DSC_INIT16;
1440 pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
1441 i, (unsigned long long)buffer_info->dma,
1442 buffer_info->length);
1444 if (unlikely(++i == rx_ring->count))
1447 if (likely(rx_ring->next_to_use != i)) {
1448 rx_ring->next_to_use = i;
1449 if (unlikely(i-- == 0))
1450 i = (rx_ring->count - 1);
1451 iowrite32(rx_ring->dma +
1452 (int)sizeof(struct pch_gbe_rx_desc) * i,
1453 &hw->reg->RX_DSC_SW_P);
1459 pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
1460 struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
1462 struct pci_dev *pdev = adapter->pdev;
1463 struct pch_gbe_buffer *buffer_info;
1468 bufsz = adapter->rx_buffer_len;
1470 size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
1471 rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
1472 &rx_ring->rx_buff_pool_logic,
1474 if (!rx_ring->rx_buff_pool) {
1475 pr_err("Unable to allocate memory for the receive pool buffer\n");
1478 memset(rx_ring->rx_buff_pool, 0, size);
1479 rx_ring->rx_buff_pool_size = size;
1480 for (i = 0; i < rx_ring->count; i++) {
1481 buffer_info = &rx_ring->buffer_info[i];
1482 buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
1483 buffer_info->length = bufsz;
1489 * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
1490 * @adapter: Board private structure
1491 * @tx_ring: Tx descriptor ring
1493 static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
1494 struct pch_gbe_tx_ring *tx_ring)
1496 struct pch_gbe_buffer *buffer_info;
1497 struct sk_buff *skb;
1500 struct pch_gbe_tx_desc *tx_desc;
1503 adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
1505 for (i = 0; i < tx_ring->count; i++) {
1506 buffer_info = &tx_ring->buffer_info[i];
1507 skb = netdev_alloc_skb(adapter->netdev, bufsz);
1508 skb_reserve(skb, PCH_GBE_DMA_ALIGN);
1509 buffer_info->skb = skb;
1510 tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
1511 tx_desc->gbec_status = (DSC_INIT16);
1517 * pch_gbe_clean_tx - Reclaim resources after transmit completes
1518 * @adapter: Board private structure
1519 * @tx_ring: Tx descriptor ring
1521 * true: Cleaned the descriptor
1522 * false: Not cleaned the descriptor
1525 pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
1526 struct pch_gbe_tx_ring *tx_ring)
1528 struct pch_gbe_tx_desc *tx_desc;
1529 struct pch_gbe_buffer *buffer_info;
1530 struct sk_buff *skb;
1532 unsigned int cleaned_count = 0;
1533 bool cleaned = false;
1536 pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
1538 i = tx_ring->next_to_clean;
1539 tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
1540 pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
1541 tx_desc->gbec_status, tx_desc->dma_status);
1543 unused = PCH_GBE_DESC_UNUSED(tx_ring);
1544 thresh = tx_ring->count - PCH_GBE_TX_WEIGHT;
1545 if ((tx_desc->gbec_status == DSC_INIT16) && (unused < thresh))
1546 { /* current marked clean, tx queue filling up, do extra clean */
1548 if (unused < 8) { /* tx queue nearly full */
1549 pr_debug("clean_tx: transmit queue warning (%x,%x) unused=%d\n",
1550 tx_ring->next_to_clean,tx_ring->next_to_use,unused);
1553 /* current marked clean, scan for more that need cleaning. */
1555 for (j = 0; j < PCH_GBE_TX_WEIGHT; j++)
1557 tx_desc = PCH_GBE_TX_DESC(*tx_ring, k);
1558 if (tx_desc->gbec_status != DSC_INIT16) break; /*found*/
1559 if (++k >= tx_ring->count) k = 0; /*increment, wrap*/
1561 if (j < PCH_GBE_TX_WEIGHT) {
1562 pr_debug("clean_tx: unused=%d loops=%d found tx_desc[%x,%x:%x].gbec_status=%04x\n",
1563 unused,j, i,k, tx_ring->next_to_use, tx_desc->gbec_status);
1564 i = k; /*found one to clean, usu gbec_status==2000.*/
1568 while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
1569 pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
1570 buffer_info = &tx_ring->buffer_info[i];
1571 skb = buffer_info->skb;
1574 if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
1575 adapter->stats.tx_aborted_errors++;
1576 pr_err("Transfer Abort Error\n");
1577 } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
1579 adapter->stats.tx_carrier_errors++;
1580 pr_err("Transfer Carrier Sense Error\n");
1581 } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
1583 adapter->stats.tx_aborted_errors++;
1584 pr_err("Transfer Collision Abort Error\n");
1585 } else if ((tx_desc->gbec_status &
1586 (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
1587 PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
1588 adapter->stats.collisions++;
1589 adapter->stats.tx_packets++;
1590 adapter->stats.tx_bytes += skb->len;
1591 pr_debug("Transfer Collision\n");
1592 } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
1594 adapter->stats.tx_packets++;
1595 adapter->stats.tx_bytes += skb->len;
1597 if (buffer_info->mapped) {
1598 pr_debug("unmap buffer_info->dma : %d\n", i);
1599 dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
1600 buffer_info->length, DMA_TO_DEVICE);
1601 buffer_info->mapped = false;
1603 if (buffer_info->skb) {
1604 pr_debug("trim buffer_info->skb : %d\n", i);
1605 skb_trim(buffer_info->skb, 0);
1607 tx_desc->gbec_status = DSC_INIT16;
1608 if (unlikely(++i == tx_ring->count))
1610 tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
1612 /* weight of a sort for tx, to avoid endless transmit cleanup */
1613 if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
1618 pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
1620 if (cleaned_count > 0) { /*skip this if nothing cleaned*/
1621 /* Recover from running out of Tx resources in xmit_frame */
1622 spin_lock(&tx_ring->tx_lock);
1623 if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev))))
1625 netif_wake_queue(adapter->netdev);
1626 adapter->stats.tx_restart_count++;
1627 pr_debug("Tx wake queue\n");
1630 tx_ring->next_to_clean = i;
1632 pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
1633 spin_unlock(&tx_ring->tx_lock);
1639 * pch_gbe_clean_rx - Send received data up the network stack; legacy
1640 * @adapter: Board private structure
1641 * @rx_ring: Rx descriptor ring
1642 * @work_done: Completed count
1643 * @work_to_do: Request count
1645 * true: Cleaned the descriptor
1646 * false: Not cleaned the descriptor
1649 pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
1650 struct pch_gbe_rx_ring *rx_ring,
1651 int *work_done, int work_to_do)
1653 struct net_device *netdev = adapter->netdev;
1654 struct pci_dev *pdev = adapter->pdev;
1655 struct pch_gbe_buffer *buffer_info;
1656 struct pch_gbe_rx_desc *rx_desc;
1659 unsigned int cleaned_count = 0;
1660 bool cleaned = false;
1661 struct sk_buff *skb;
1666 i = rx_ring->next_to_clean;
1668 while (*work_done < work_to_do) {
1669 /* Check Rx descriptor status */
1670 rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
1671 if (rx_desc->gbec_status == DSC_INIT16)
1676 dma_status = rx_desc->dma_status;
1677 gbec_status = rx_desc->gbec_status;
1678 tcp_ip_status = rx_desc->tcp_ip_status;
1679 rx_desc->gbec_status = DSC_INIT16;
1680 buffer_info = &rx_ring->buffer_info[i];
1681 skb = buffer_info->skb;
1682 buffer_info->skb = NULL;
1685 dma_unmap_single(&pdev->dev, buffer_info->dma,
1686 buffer_info->length, DMA_FROM_DEVICE);
1687 buffer_info->mapped = false;
1689 pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
1690 "TCP:0x%08x] BufInf = 0x%p\n",
1691 i, dma_status, gbec_status, tcp_ip_status,
1694 if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
1695 adapter->stats.rx_frame_errors++;
1696 pr_err("Receive Not Octal Error\n");
1697 } else if (unlikely(gbec_status &
1698 PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
1699 adapter->stats.rx_frame_errors++;
1700 pr_err("Receive Nibble Error\n");
1701 } else if (unlikely(gbec_status &
1702 PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
1703 adapter->stats.rx_crc_errors++;
1704 pr_err("Receive CRC Error\n");
1706 /* get receive length */
1707 /* length convert[-3], length includes FCS length */
1708 length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
1709 if (rx_desc->rx_words_eob & 0x02)
1710 length = length - 4;
1712 * buffer_info->rx_buffer: [Header:14][payload]
1713 * skb->data: [Reserve:2][Header:14][payload]
1715 memcpy(skb->data, buffer_info->rx_buffer, length);
1717 /* update status of driver */
1718 adapter->stats.rx_bytes += length;
1719 adapter->stats.rx_packets++;
1720 if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
1721 adapter->stats.multicast++;
1722 /* Write meta date of skb */
1723 skb_put(skb, length);
1725 pch_rx_timestamp(adapter, skb);
1727 skb->protocol = eth_type_trans(skb, netdev);
1728 if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
1729 skb->ip_summed = CHECKSUM_UNNECESSARY;
1731 skb->ip_summed = CHECKSUM_NONE;
1733 napi_gro_receive(&adapter->napi, skb);
1735 pr_debug("Receive skb->ip_summed: %d length: %d\n",
1736 skb->ip_summed, length);
1738 /* return some buffers to hardware, one at a time is too slow */
1739 if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
1740 pch_gbe_alloc_rx_buffers(adapter, rx_ring,
1744 if (++i == rx_ring->count)
1747 rx_ring->next_to_clean = i;
1749 pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
1754 * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
1755 * @adapter: Board private structure
1756 * @tx_ring: Tx descriptor ring (for a specific queue) to setup
1759 * Negative value: Failed
1761 int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
1762 struct pch_gbe_tx_ring *tx_ring)
1764 struct pci_dev *pdev = adapter->pdev;
1765 struct pch_gbe_tx_desc *tx_desc;
1769 size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
1770 tx_ring->buffer_info = vzalloc(size);
1771 if (!tx_ring->buffer_info)
1774 tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
1776 tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
1777 &tx_ring->dma, GFP_KERNEL);
1778 if (!tx_ring->desc) {
1779 vfree(tx_ring->buffer_info);
1780 pr_err("Unable to allocate memory for the transmit descriptor ring\n");
1783 memset(tx_ring->desc, 0, tx_ring->size);
1785 tx_ring->next_to_use = 0;
1786 tx_ring->next_to_clean = 0;
1787 spin_lock_init(&tx_ring->tx_lock);
1789 for (desNo = 0; desNo < tx_ring->count; desNo++) {
1790 tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
1791 tx_desc->gbec_status = DSC_INIT16;
1793 pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
1794 "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
1795 tx_ring->desc, (unsigned long long)tx_ring->dma,
1796 tx_ring->next_to_clean, tx_ring->next_to_use);
1801 * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
1802 * @adapter: Board private structure
1803 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1806 * Negative value: Failed
1808 int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
1809 struct pch_gbe_rx_ring *rx_ring)
1811 struct pci_dev *pdev = adapter->pdev;
1812 struct pch_gbe_rx_desc *rx_desc;
1816 size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
1817 rx_ring->buffer_info = vzalloc(size);
1818 if (!rx_ring->buffer_info)
1821 rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
1822 rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
1823 &rx_ring->dma, GFP_KERNEL);
1825 if (!rx_ring->desc) {
1826 pr_err("Unable to allocate memory for the receive descriptor ring\n");
1827 vfree(rx_ring->buffer_info);
1830 memset(rx_ring->desc, 0, rx_ring->size);
1831 rx_ring->next_to_clean = 0;
1832 rx_ring->next_to_use = 0;
1833 for (desNo = 0; desNo < rx_ring->count; desNo++) {
1834 rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
1835 rx_desc->gbec_status = DSC_INIT16;
1837 pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
1838 "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
1839 rx_ring->desc, (unsigned long long)rx_ring->dma,
1840 rx_ring->next_to_clean, rx_ring->next_to_use);
1845 * pch_gbe_free_tx_resources - Free Tx Resources
1846 * @adapter: Board private structure
1847 * @tx_ring: Tx descriptor ring for a specific queue
1849 void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
1850 struct pch_gbe_tx_ring *tx_ring)
1852 struct pci_dev *pdev = adapter->pdev;
1854 pch_gbe_clean_tx_ring(adapter, tx_ring);
1855 vfree(tx_ring->buffer_info);
1856 tx_ring->buffer_info = NULL;
1857 pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
1858 tx_ring->desc = NULL;
1862 * pch_gbe_free_rx_resources - Free Rx Resources
1863 * @adapter: Board private structure
1864 * @rx_ring: Ring to clean the resources from
1866 void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
1867 struct pch_gbe_rx_ring *rx_ring)
1869 struct pci_dev *pdev = adapter->pdev;
1871 pch_gbe_clean_rx_ring(adapter, rx_ring);
1872 vfree(rx_ring->buffer_info);
1873 rx_ring->buffer_info = NULL;
1874 pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
1875 rx_ring->desc = NULL;
1879 * pch_gbe_request_irq - Allocate an interrupt line
1880 * @adapter: Board private structure
1883 * Negative value: Failed
1885 static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
1887 struct net_device *netdev = adapter->netdev;
1891 flags = IRQF_SHARED;
1892 adapter->have_msi = false;
1893 err = pci_enable_msi(adapter->pdev);
1894 pr_debug("call pci_enable_msi\n");
1896 pr_debug("call pci_enable_msi - Error: %d\n", err);
1899 adapter->have_msi = true;
1901 err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
1902 flags, netdev->name, netdev);
1904 pr_err("Unable to allocate interrupt Error: %d\n", err);
1905 pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
1906 adapter->have_msi, flags, err);
1912 * pch_gbe_up - Up GbE network device
1913 * @adapter: Board private structure
1916 * Negative value: Failed
1918 int pch_gbe_up(struct pch_gbe_adapter *adapter)
1920 struct net_device *netdev = adapter->netdev;
1921 struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
1922 struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
1925 /* Ensure we have a valid MAC */
1926 if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
1927 pr_err("Error: Invalid MAC address\n");
1931 /* hardware has been reset, we need to reload some things */
1932 pch_gbe_set_multi(netdev);
1934 pch_gbe_setup_tctl(adapter);
1935 pch_gbe_configure_tx(adapter);
1936 pch_gbe_setup_rctl(adapter);
1937 pch_gbe_configure_rx(adapter);
1939 err = pch_gbe_request_irq(adapter);
1941 pr_err("Error: can't bring device up - irq request failed\n");
1944 err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
1946 pr_err("Error: can't bring device up - alloc rx buffers pool failed\n");
1949 pch_gbe_alloc_tx_buffers(adapter, tx_ring);
1950 pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
1951 adapter->tx_queue_len = netdev->tx_queue_len;
1952 pch_gbe_enable_dma_rx(&adapter->hw);
1953 pch_gbe_enable_mac_rx(&adapter->hw);
1955 mod_timer(&adapter->watchdog_timer, jiffies);
1957 napi_enable(&adapter->napi);
1958 pch_gbe_irq_enable(adapter);
1959 netif_start_queue(adapter->netdev);
1964 pch_gbe_free_irq(adapter);
1970 * pch_gbe_down - Down GbE network device
1971 * @adapter: Board private structure
1973 void pch_gbe_down(struct pch_gbe_adapter *adapter)
1975 struct net_device *netdev = adapter->netdev;
1976 struct pci_dev *pdev = adapter->pdev;
1977 struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
1979 /* signal that we're down so the interrupt handler does not
1980 * reschedule our watchdog timer */
1981 napi_disable(&adapter->napi);
1982 atomic_set(&adapter->irq_sem, 0);
1984 pch_gbe_irq_disable(adapter);
1985 pch_gbe_free_irq(adapter);
1987 del_timer_sync(&adapter->watchdog_timer);
1989 netdev->tx_queue_len = adapter->tx_queue_len;
1990 netif_carrier_off(netdev);
1991 netif_stop_queue(netdev);
1993 if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
1994 pch_gbe_reset(adapter);
1995 pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
1996 pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
1998 pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
1999 rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
2000 rx_ring->rx_buff_pool_logic = 0;
2001 rx_ring->rx_buff_pool_size = 0;
2002 rx_ring->rx_buff_pool = NULL;
2006 * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
2007 * @adapter: Board private structure to initialize
2010 * Negative value: Failed
2012 static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
2014 struct pch_gbe_hw *hw = &adapter->hw;
2015 struct net_device *netdev = adapter->netdev;
2017 adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
2018 hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
2019 hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
2021 /* Initialize the hardware-specific values */
2022 if (pch_gbe_hal_setup_init_funcs(hw)) {
2023 pr_err("Hardware Initialization Failure\n");
2026 if (pch_gbe_alloc_queues(adapter)) {
2027 pr_err("Unable to allocate memory for queues\n");
2030 spin_lock_init(&adapter->hw.miim_lock);
2031 spin_lock_init(&adapter->stats_lock);
2032 spin_lock_init(&adapter->ethtool_lock);
2033 atomic_set(&adapter->irq_sem, 0);
2034 pch_gbe_irq_disable(adapter);
2036 pch_gbe_init_stats(adapter);
2038 pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
2039 (u32) adapter->rx_buffer_len,
2040 hw->mac.min_frame_size, hw->mac.max_frame_size);
2045 * pch_gbe_open - Called when a network interface is made active
2046 * @netdev: Network interface device structure
2049 * Negative value: Failed
2051 static int pch_gbe_open(struct net_device *netdev)
2053 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2054 struct pch_gbe_hw *hw = &adapter->hw;
2057 /* allocate transmit descriptors */
2058 err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
2061 /* allocate receive descriptors */
2062 err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
2065 pch_gbe_hal_power_up_phy(hw);
2066 err = pch_gbe_up(adapter);
2069 pr_debug("Success End\n");
2073 if (!adapter->wake_up_evt)
2074 pch_gbe_hal_power_down_phy(hw);
2075 pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
2077 pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
2079 pch_gbe_reset(adapter);
2080 pr_err("Error End\n");
2085 * pch_gbe_stop - Disables a network interface
2086 * @netdev: Network interface device structure
2090 static int pch_gbe_stop(struct net_device *netdev)
2092 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2093 struct pch_gbe_hw *hw = &adapter->hw;
2095 pch_gbe_down(adapter);
2096 if (!adapter->wake_up_evt)
2097 pch_gbe_hal_power_down_phy(hw);
2098 pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
2099 pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
2104 * pch_gbe_xmit_frame - Packet transmitting start
2105 * @skb: Socket buffer structure
2106 * @netdev: Network interface device structure
2108 * - NETDEV_TX_OK: Normal end
2109 * - NETDEV_TX_BUSY: Error end
2111 static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2113 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2114 struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
2115 unsigned long flags;
2117 if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
2118 /* Collision - tell upper layer to requeue */
2119 return NETDEV_TX_LOCKED;
2121 if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
2122 netif_stop_queue(netdev);
2123 spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
2124 pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
2125 tx_ring->next_to_use, tx_ring->next_to_clean);
2126 return NETDEV_TX_BUSY;
2129 /* CRC,ITAG no support */
2130 pch_gbe_tx_queue(adapter, tx_ring, skb);
2131 spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
2132 return NETDEV_TX_OK;
2136 * pch_gbe_get_stats - Get System Network Statistics
2137 * @netdev: Network interface device structure
2138 * Returns: The current stats
2140 static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
2142 /* only return the current stats */
2143 return &netdev->stats;
2147 * pch_gbe_set_multi - Multicast and Promiscuous mode set
2148 * @netdev: Network interface device structure
2150 static void pch_gbe_set_multi(struct net_device *netdev)
2152 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2153 struct pch_gbe_hw *hw = &adapter->hw;
2154 struct netdev_hw_addr *ha;
2160 pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
2162 /* Check for Promiscuous and All Multicast modes */
2163 rctl = ioread32(&hw->reg->RX_MODE);
2164 mc_count = netdev_mc_count(netdev);
2165 if ((netdev->flags & IFF_PROMISC)) {
2166 rctl &= ~PCH_GBE_ADD_FIL_EN;
2167 rctl &= ~PCH_GBE_MLT_FIL_EN;
2168 } else if ((netdev->flags & IFF_ALLMULTI)) {
2169 /* all the multicasting receive permissions */
2170 rctl |= PCH_GBE_ADD_FIL_EN;
2171 rctl &= ~PCH_GBE_MLT_FIL_EN;
2173 if (mc_count >= PCH_GBE_MAR_ENTRIES) {
2174 /* all the multicasting receive permissions */
2175 rctl |= PCH_GBE_ADD_FIL_EN;
2176 rctl &= ~PCH_GBE_MLT_FIL_EN;
2178 rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
2181 iowrite32(rctl, &hw->reg->RX_MODE);
2183 if (mc_count >= PCH_GBE_MAR_ENTRIES)
2185 mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
2189 /* The shared function expects a packed array of only addresses. */
2191 netdev_for_each_mc_addr(ha, netdev) {
2194 memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
2196 pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
2197 PCH_GBE_MAR_ENTRIES);
2200 pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
2201 ioread32(&hw->reg->RX_MODE), mc_count);
2205 * pch_gbe_set_mac - Change the Ethernet Address of the NIC
2206 * @netdev: Network interface device structure
2207 * @addr: Pointer to an address structure
2210 * -EADDRNOTAVAIL: Failed
2212 static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
2214 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2215 struct sockaddr *skaddr = addr;
2218 if (!is_valid_ether_addr(skaddr->sa_data)) {
2219 ret_val = -EADDRNOTAVAIL;
2221 memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
2222 memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
2223 pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
2226 pr_debug("ret_val : 0x%08x\n", ret_val);
2227 pr_debug("dev_addr : %pM\n", netdev->dev_addr);
2228 pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
2229 pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
2230 ioread32(&adapter->hw.reg->mac_adr[0].high),
2231 ioread32(&adapter->hw.reg->mac_adr[0].low));
2236 * pch_gbe_change_mtu - Change the Maximum Transfer Unit
2237 * @netdev: Network interface device structure
2238 * @new_mtu: New value for maximum frame size
2243 static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
2245 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2247 unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
2250 max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
2251 if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
2252 (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
2253 pr_err("Invalid MTU setting\n");
2256 if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
2257 adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
2258 else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
2259 adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
2260 else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
2261 adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
2263 adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
2265 if (netif_running(netdev)) {
2266 pch_gbe_down(adapter);
2267 err = pch_gbe_up(adapter);
2269 adapter->rx_buffer_len = old_rx_buffer_len;
2270 pch_gbe_up(adapter);
2273 netdev->mtu = new_mtu;
2274 adapter->hw.mac.max_frame_size = max_frame;
2277 pch_gbe_reset(adapter);
2278 netdev->mtu = new_mtu;
2279 adapter->hw.mac.max_frame_size = max_frame;
2282 pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
2283 max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
2284 adapter->hw.mac.max_frame_size);
2289 * pch_gbe_set_features - Reset device after features changed
2290 * @netdev: Network interface device structure
2291 * @features: New features
2293 * 0: HW state updated successfully
2295 static int pch_gbe_set_features(struct net_device *netdev,
2296 netdev_features_t features)
2298 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2299 netdev_features_t changed = features ^ netdev->features;
2301 if (!(changed & NETIF_F_RXCSUM))
2304 if (netif_running(netdev))
2305 pch_gbe_reinit_locked(adapter);
2307 pch_gbe_reset(adapter);
2313 * pch_gbe_ioctl - Controls register through a MII interface
2314 * @netdev: Network interface device structure
2315 * @ifr: Pointer to ifr structure
2316 * @cmd: Control command
2319 * Negative value: Failed
2321 static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
2323 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2325 pr_debug("cmd : 0x%04x\n", cmd);
2327 if (cmd == SIOCSHWTSTAMP)
2328 return hwtstamp_ioctl(netdev, ifr, cmd);
2330 return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
2334 * pch_gbe_tx_timeout - Respond to a Tx Hang
2335 * @netdev: Network interface device structure
2337 static void pch_gbe_tx_timeout(struct net_device *netdev)
2339 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2341 /* Do the reset outside of interrupt context */
2342 adapter->stats.tx_timeout_count++;
2343 schedule_work(&adapter->reset_task);
2347 * pch_gbe_napi_poll - NAPI receive and transfer polling callback
2348 * @napi: Pointer of polling device struct
2349 * @budget: The maximum number of a packet
2351 * false: Exit the polling mode
2352 * true: Continue the polling mode
2354 static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
2356 struct pch_gbe_adapter *adapter =
2357 container_of(napi, struct pch_gbe_adapter, napi);
2359 bool poll_end_flag = false;
2360 bool cleaned = false;
2362 pr_debug("budget : %d\n", budget);
2364 pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
2365 cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
2369 /* If no Tx and not enough Rx work done,
2370 * exit the polling mode
2372 if (work_done < budget)
2373 poll_end_flag = true;
2375 if (poll_end_flag) {
2376 napi_complete(napi);
2377 pch_gbe_irq_enable(adapter);
2380 if (adapter->rx_stop_flag) {
2381 adapter->rx_stop_flag = false;
2382 pch_gbe_enable_dma_rx(&adapter->hw);
2385 pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
2386 poll_end_flag, work_done, budget);
2391 #ifdef CONFIG_NET_POLL_CONTROLLER
2393 * pch_gbe_netpoll - Used by things like netconsole to send skbs
2394 * @netdev: Network interface device structure
2396 static void pch_gbe_netpoll(struct net_device *netdev)
2398 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2400 disable_irq(adapter->pdev->irq);
2401 pch_gbe_intr(adapter->pdev->irq, netdev);
2402 enable_irq(adapter->pdev->irq);
2406 static const struct net_device_ops pch_gbe_netdev_ops = {
2407 .ndo_open = pch_gbe_open,
2408 .ndo_stop = pch_gbe_stop,
2409 .ndo_start_xmit = pch_gbe_xmit_frame,
2410 .ndo_get_stats = pch_gbe_get_stats,
2411 .ndo_set_mac_address = pch_gbe_set_mac,
2412 .ndo_tx_timeout = pch_gbe_tx_timeout,
2413 .ndo_change_mtu = pch_gbe_change_mtu,
2414 .ndo_set_features = pch_gbe_set_features,
2415 .ndo_do_ioctl = pch_gbe_ioctl,
2416 .ndo_set_rx_mode = pch_gbe_set_multi,
2417 #ifdef CONFIG_NET_POLL_CONTROLLER
2418 .ndo_poll_controller = pch_gbe_netpoll,
2422 static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
2423 pci_channel_state_t state)
2425 struct net_device *netdev = pci_get_drvdata(pdev);
2426 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2428 netif_device_detach(netdev);
2429 if (netif_running(netdev))
2430 pch_gbe_down(adapter);
2431 pci_disable_device(pdev);
2432 /* Request a slot slot reset. */
2433 return PCI_ERS_RESULT_NEED_RESET;
2436 static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
2438 struct net_device *netdev = pci_get_drvdata(pdev);
2439 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2440 struct pch_gbe_hw *hw = &adapter->hw;
2442 if (pci_enable_device(pdev)) {
2443 pr_err("Cannot re-enable PCI device after reset\n");
2444 return PCI_ERS_RESULT_DISCONNECT;
2446 pci_set_master(pdev);
2447 pci_enable_wake(pdev, PCI_D0, 0);
2448 pch_gbe_hal_power_up_phy(hw);
2449 pch_gbe_reset(adapter);
2450 /* Clear wake up status */
2451 pch_gbe_mac_set_wol_event(hw, 0);
2453 return PCI_ERS_RESULT_RECOVERED;
2456 static void pch_gbe_io_resume(struct pci_dev *pdev)
2458 struct net_device *netdev = pci_get_drvdata(pdev);
2459 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2461 if (netif_running(netdev)) {
2462 if (pch_gbe_up(adapter)) {
2463 pr_debug("can't bring device back up after reset\n");
2467 netif_device_attach(netdev);
2470 static int __pch_gbe_suspend(struct pci_dev *pdev)
2472 struct net_device *netdev = pci_get_drvdata(pdev);
2473 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2474 struct pch_gbe_hw *hw = &adapter->hw;
2475 u32 wufc = adapter->wake_up_evt;
2478 netif_device_detach(netdev);
2479 if (netif_running(netdev))
2480 pch_gbe_down(adapter);
2482 pch_gbe_set_multi(netdev);
2483 pch_gbe_setup_rctl(adapter);
2484 pch_gbe_configure_rx(adapter);
2485 pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
2486 hw->mac.link_duplex);
2487 pch_gbe_set_mode(adapter, hw->mac.link_speed,
2488 hw->mac.link_duplex);
2489 pch_gbe_mac_set_wol_event(hw, wufc);
2490 pci_disable_device(pdev);
2492 pch_gbe_hal_power_down_phy(hw);
2493 pch_gbe_mac_set_wol_event(hw, wufc);
2494 pci_disable_device(pdev);
2500 static int pch_gbe_suspend(struct device *device)
2502 struct pci_dev *pdev = to_pci_dev(device);
2504 return __pch_gbe_suspend(pdev);
2507 static int pch_gbe_resume(struct device *device)
2509 struct pci_dev *pdev = to_pci_dev(device);
2510 struct net_device *netdev = pci_get_drvdata(pdev);
2511 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2512 struct pch_gbe_hw *hw = &adapter->hw;
2515 err = pci_enable_device(pdev);
2517 pr_err("Cannot enable PCI device from suspend\n");
2520 pci_set_master(pdev);
2521 pch_gbe_hal_power_up_phy(hw);
2522 pch_gbe_reset(adapter);
2523 /* Clear wake on lan control and status */
2524 pch_gbe_mac_set_wol_event(hw, 0);
2526 if (netif_running(netdev))
2527 pch_gbe_up(adapter);
2528 netif_device_attach(netdev);
2532 #endif /* CONFIG_PM */
2534 static void pch_gbe_shutdown(struct pci_dev *pdev)
2536 __pch_gbe_suspend(pdev);
2537 if (system_state == SYSTEM_POWER_OFF) {
2538 pci_wake_from_d3(pdev, true);
2539 pci_set_power_state(pdev, PCI_D3hot);
2543 static void pch_gbe_remove(struct pci_dev *pdev)
2545 struct net_device *netdev = pci_get_drvdata(pdev);
2546 struct pch_gbe_adapter *adapter = netdev_priv(netdev);
2548 cancel_work_sync(&adapter->reset_task);
2549 unregister_netdev(netdev);
2551 pch_gbe_hal_phy_hw_reset(&adapter->hw);
2553 kfree(adapter->tx_ring);
2554 kfree(adapter->rx_ring);
2556 iounmap(adapter->hw.reg);
2557 pci_release_regions(pdev);
2558 free_netdev(netdev);
2559 pci_disable_device(pdev);
2562 static int pch_gbe_probe(struct pci_dev *pdev,
2563 const struct pci_device_id *pci_id)
2565 struct net_device *netdev;
2566 struct pch_gbe_adapter *adapter;
2569 ret = pci_enable_device(pdev);
2573 if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
2574 || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
2575 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2577 ret = pci_set_consistent_dma_mask(pdev,
2580 dev_err(&pdev->dev, "ERR: No usable DMA "
2581 "configuration, aborting\n");
2582 goto err_disable_device;
2587 ret = pci_request_regions(pdev, KBUILD_MODNAME);
2590 "ERR: Can't reserve PCI I/O and memory resources\n");
2591 goto err_disable_device;
2593 pci_set_master(pdev);
2595 netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
2598 goto err_release_pci;
2600 SET_NETDEV_DEV(netdev, &pdev->dev);
2602 pci_set_drvdata(pdev, netdev);
2603 adapter = netdev_priv(netdev);
2604 adapter->netdev = netdev;
2605 adapter->pdev = pdev;
2606 adapter->hw.back = adapter;
2607 adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
2608 if (!adapter->hw.reg) {
2610 dev_err(&pdev->dev, "Can't ioremap\n");
2611 goto err_free_netdev;
2614 adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
2616 if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
2617 pr_err("Bad ptp filter\n");
2621 netdev->netdev_ops = &pch_gbe_netdev_ops;
2622 netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
2623 netif_napi_add(netdev, &adapter->napi,
2624 pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
2625 netdev->hw_features = NETIF_F_RXCSUM |
2626 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
2627 netdev->features = netdev->hw_features;
2628 pch_gbe_set_ethtool_ops(netdev);
2630 pch_gbe_mac_load_mac_addr(&adapter->hw);
2631 pch_gbe_mac_reset_hw(&adapter->hw);
2633 /* setup the private structure */
2634 ret = pch_gbe_sw_init(adapter);
2638 /* Initialize PHY */
2639 ret = pch_gbe_init_phy(adapter);
2641 dev_err(&pdev->dev, "PHY initialize error\n");
2642 goto err_free_adapter;
2644 pch_gbe_hal_get_bus_info(&adapter->hw);
2646 /* Read the MAC address. and store to the private data */
2647 ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
2649 dev_err(&pdev->dev, "MAC address Read Error\n");
2650 goto err_free_adapter;
2653 memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
2654 if (!is_valid_ether_addr(netdev->dev_addr)) {
2656 * If the MAC is invalid (or just missing), display a warning
2657 * but do not abort setting up the device. pch_gbe_up will
2658 * prevent the interface from being brought up until a valid MAC
2661 dev_err(&pdev->dev, "Invalid MAC address, "
2662 "interface disabled.\n");
2664 setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
2665 (unsigned long)adapter);
2667 INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
2669 pch_gbe_check_options(adapter);
2671 /* initialize the wol settings based on the eeprom settings */
2672 adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
2673 dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
2675 /* reset the hardware with the new settings */
2676 pch_gbe_reset(adapter);
2678 ret = register_netdev(netdev);
2680 goto err_free_adapter;
2681 /* tell the stack to leave us alone until pch_gbe_open() is called */
2682 netif_carrier_off(netdev);
2683 netif_stop_queue(netdev);
2685 dev_dbg(&pdev->dev, "PCH Network Connection\n");
2687 device_set_wakeup_enable(&pdev->dev, 1);
2691 pch_gbe_hal_phy_hw_reset(&adapter->hw);
2692 kfree(adapter->tx_ring);
2693 kfree(adapter->rx_ring);
2695 iounmap(adapter->hw.reg);
2697 free_netdev(netdev);
2699 pci_release_regions(pdev);
2701 pci_disable_device(pdev);
2705 static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
2706 {.vendor = PCI_VENDOR_ID_INTEL,
2707 .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
2708 .subvendor = PCI_ANY_ID,
2709 .subdevice = PCI_ANY_ID,
2710 .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
2711 .class_mask = (0xFFFF00)
2713 {.vendor = PCI_VENDOR_ID_ROHM,
2714 .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
2715 .subvendor = PCI_ANY_ID,
2716 .subdevice = PCI_ANY_ID,
2717 .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
2718 .class_mask = (0xFFFF00)
2720 {.vendor = PCI_VENDOR_ID_ROHM,
2721 .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
2722 .subvendor = PCI_ANY_ID,
2723 .subdevice = PCI_ANY_ID,
2724 .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
2725 .class_mask = (0xFFFF00)
2727 /* required last entry */
2732 static const struct dev_pm_ops pch_gbe_pm_ops = {
2733 .suspend = pch_gbe_suspend,
2734 .resume = pch_gbe_resume,
2735 .freeze = pch_gbe_suspend,
2736 .thaw = pch_gbe_resume,
2737 .poweroff = pch_gbe_suspend,
2738 .restore = pch_gbe_resume,
2742 static const struct pci_error_handlers pch_gbe_err_handler = {
2743 .error_detected = pch_gbe_io_error_detected,
2744 .slot_reset = pch_gbe_io_slot_reset,
2745 .resume = pch_gbe_io_resume
2748 static struct pci_driver pch_gbe_driver = {
2749 .name = KBUILD_MODNAME,
2750 .id_table = pch_gbe_pcidev_id,
2751 .probe = pch_gbe_probe,
2752 .remove = pch_gbe_remove,
2754 .driver.pm = &pch_gbe_pm_ops,
2756 .shutdown = pch_gbe_shutdown,
2757 .err_handler = &pch_gbe_err_handler
2761 static int __init pch_gbe_init_module(void)
2765 pr_info("EG20T PCH Gigabit Ethernet Driver - version %s\n",DRV_VERSION);
2766 ret = pci_register_driver(&pch_gbe_driver);
2767 if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
2768 if (copybreak == 0) {
2769 pr_info("copybreak disabled\n");
2771 pr_info("copybreak enabled for packets <= %u bytes\n",
2778 static void __exit pch_gbe_exit_module(void)
2780 pci_unregister_driver(&pch_gbe_driver);
2783 module_init(pch_gbe_init_module);
2784 module_exit(pch_gbe_exit_module);
2786 MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
2787 MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
2788 MODULE_LICENSE("GPL");
2789 MODULE_VERSION(DRV_VERSION);
2790 MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
2792 module_param(copybreak, uint, 0644);
2793 MODULE_PARM_DESC(copybreak,
2794 "Maximum size of packet that is copied to a new buffer on receive");
2796 /* pch_gbe_main.c */