1 #ifndef _IPATH_KERNEL_H
2 #define _IPATH_KERNEL_H
4 * Copyright (c) 2006, 2007 QLogic Corporation. All rights reserved.
5 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
37 * This header file is the base header file for infinipath kernel code
38 * ipath_user.h serves a similar purpose for user code.
41 #include <linux/interrupt.h>
42 #include <linux/pci.h>
43 #include <linux/dma-mapping.h>
44 #include <linux/mutex.h>
46 #include <rdma/ib_verbs.h>
48 #include "ipath_common.h"
49 #include "ipath_debug.h"
50 #include "ipath_registers.h"
52 /* only s/w major version of InfiniPath we can handle */
53 #define IPATH_CHIP_VERS_MAJ 2U
55 /* don't care about this except printing */
56 #define IPATH_CHIP_VERS_MIN 0U
58 /* temporary, maybe always */
59 extern struct infinipath_stats ipath_stats;
61 #define IPATH_CHIP_SWVERSION IPATH_CHIP_VERS_MAJ
63 * First-cut critierion for "device is active" is
64 * two thousand dwords combined Tx, Rx traffic per
65 * 5-second interval. SMA packets are 64 dwords,
66 * and occur "a few per second", presumably each way.
68 #define IPATH_TRAFFIC_ACTIVE_THRESHOLD (2000)
70 * Struct used to indicate which errors are logged in each of the
71 * error-counters that are logged to EEPROM. A counter is incremented
72 * _once_ (saturating at 255) for each event with any bits set in
73 * the error or hwerror register masks below.
75 #define IPATH_EEP_LOG_CNT (4)
76 struct ipath_eep_log_mask {
81 struct ipath_portdata {
82 void **port_rcvegrbuf;
83 dma_addr_t *port_rcvegrbuf_phys;
84 /* rcvhdrq base, needs mmap before useful */
86 /* kernel virtual address where hdrqtail is updated */
87 void *port_rcvhdrtail_kvaddr;
89 * temp buffer for expected send setup, allocated at open, instead
92 void *port_tid_pg_list;
93 /* when waiting for rcv or pioavail */
94 wait_queue_head_t port_wait;
96 * rcvegr bufs base, physical, must fit
97 * in 44 bits so 32 bit programs mmap64 44 bit works)
99 dma_addr_t port_rcvegr_phys;
100 /* mmap of hdrq, must fit in 44 bits */
101 dma_addr_t port_rcvhdrq_phys;
102 dma_addr_t port_rcvhdrqtailaddr_phys;
104 * number of opens (including slave subports) on this instance
105 * (ignoring forks, dup, etc. for now)
109 * how much space to leave at start of eager TID entries for
110 * protocol use, on each TID
112 /* instead of calculating it */
114 /* non-zero if port is being shared. */
115 u16 port_subport_cnt;
116 /* non-zero if port is being shared. */
118 /* chip offset of PIO buffers for this port */
120 /* how many alloc_pages() chunks in port_rcvegrbuf_pages */
121 u32 port_rcvegrbuf_chunks;
122 /* how many egrbufs per chunk */
123 u32 port_rcvegrbufs_perchunk;
124 /* order for port_rcvegrbuf_pages */
125 size_t port_rcvegrbuf_size;
126 /* rcvhdrq size (for freeing) */
127 size_t port_rcvhdrq_size;
128 /* next expected TID to check when looking for free */
130 /* next expected TID to check */
131 unsigned long port_flag;
133 unsigned long int_flag;
134 /* WAIT_RCV that timed out, no interrupt */
136 /* WAIT_PIO that timed out, no interrupt */
138 /* WAIT_RCV already happened, no wait */
140 /* WAIT_PIO already happened, no wait */
142 /* total number of rcvhdrqfull errors */
145 * Used to suppress multiple instances of same
146 * port staying stuck at same point.
148 u32 port_lastrcvhdrqtail;
149 /* saved total number of rcvhdrqfull errors for poll edge trigger */
150 u32 port_hdrqfull_poll;
151 /* total number of polled urgent packets */
153 /* saved total number of polled urgent packets for poll edge trigger */
154 u32 port_urgent_poll;
155 /* pid of process using this port */
157 pid_t port_subpid[INFINIPATH_MAX_SUBPORT];
158 /* same size as task_struct .comm[] */
160 /* pkeys set by this use of this port */
162 /* so file ops can get at unit */
163 struct ipath_devdata *port_dd;
164 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
165 void *subport_uregbase;
166 /* An array of pages for the eager receive buffers * N */
167 void *subport_rcvegrbuf;
168 /* An array of pages for the eager header queue entries * N */
169 void *subport_rcvhdr_base;
170 /* The version of the library which opened this port */
172 /* Bitmask of active slaves */
174 /* Type of packets or conditions we want to poll for */
176 /* port rcvhdrq head offset */
183 * control information for layered drivers
185 struct _ipath_layer {
189 struct ipath_skbinfo {
194 struct ipath_devdata {
195 struct list_head ipath_list;
197 struct ipath_kregs const *ipath_kregs;
198 struct ipath_cregs const *ipath_cregs;
200 /* mem-mapped pointer to base of chip regs */
201 u64 __iomem *ipath_kregbase;
202 /* end of mem-mapped chip space; range checking */
203 u64 __iomem *ipath_kregend;
204 /* physical address of chip for io_remap, etc. */
205 unsigned long ipath_physaddr;
206 /* base of memory alloced for ipath_kregbase, for free */
207 u64 *ipath_kregalloc;
209 * virtual address where port0 rcvhdrqtail updated for this unit.
210 * only written to by the chip, not the driver.
212 volatile __le64 *ipath_hdrqtailptr;
213 /* ipath_cfgports pointers */
214 struct ipath_portdata **ipath_pd;
215 /* sk_buffs used by port 0 eager receive queue */
216 struct ipath_skbinfo *ipath_port0_skbinfo;
217 /* kvirt address of 1st 2k pio buffer */
218 void __iomem *ipath_pio2kbase;
219 /* kvirt address of 1st 4k pio buffer */
220 void __iomem *ipath_pio4kbase;
222 * points to area where PIOavail registers will be DMA'ed.
223 * Has to be on a page of it's own, because the page will be
224 * mapped into user program space. This copy is *ONLY* ever
225 * written by DMA, not by the driver! Need a copy per device
226 * when we get to multiple devices
228 volatile __le64 *ipath_pioavailregs_dma;
229 /* physical address where updates occur */
230 dma_addr_t ipath_pioavailregs_phys;
231 struct _ipath_layer ipath_layer;
233 int (*ipath_f_intrsetup)(struct ipath_devdata *);
234 /* setup on-chip bus config */
235 int (*ipath_f_bus)(struct ipath_devdata *, struct pci_dev *);
236 /* hard reset chip */
237 int (*ipath_f_reset)(struct ipath_devdata *);
238 int (*ipath_f_get_boardname)(struct ipath_devdata *, char *,
240 void (*ipath_f_init_hwerrors)(struct ipath_devdata *);
241 void (*ipath_f_handle_hwerrors)(struct ipath_devdata *, char *,
243 void (*ipath_f_quiet_serdes)(struct ipath_devdata *);
244 int (*ipath_f_bringup_serdes)(struct ipath_devdata *);
245 int (*ipath_f_early_init)(struct ipath_devdata *);
246 void (*ipath_f_clear_tids)(struct ipath_devdata *, unsigned);
247 void (*ipath_f_put_tid)(struct ipath_devdata *, u64 __iomem*,
249 void (*ipath_f_tidtemplate)(struct ipath_devdata *);
250 void (*ipath_f_cleanup)(struct ipath_devdata *);
251 void (*ipath_f_setextled)(struct ipath_devdata *, u64, u64);
252 /* fill out chip-specific fields */
253 int (*ipath_f_get_base_info)(struct ipath_portdata *, void *);
255 void (*ipath_f_free_irq)(struct ipath_devdata *);
256 struct ipath_ibdev *verbs_dev;
257 struct timer_list verbs_timer;
258 /* total dwords sent (summed from counter) */
260 /* total dwords rcvd (summed from counter) */
262 /* total packets sent (summed from counter) */
264 /* total packets rcvd (summed from counter) */
266 /* ipath_statusp initially points to this. */
268 /* GUID for this interface, in network order */
271 * aggregrate of error bits reported since last cleared, for
272 * limiting of error reporting
274 ipath_err_t ipath_lasterror;
276 * aggregrate of error bits reported since last cleared, for
277 * limiting of hwerror reporting
279 ipath_err_t ipath_lasthwerror;
280 /* errors masked because they occur too fast */
281 ipath_err_t ipath_maskederrs;
282 /* time in jiffies at which to re-enable maskederrs */
283 unsigned long ipath_unmasktime;
284 /* count of egrfull errors, combined for all ports */
285 u64 ipath_last_tidfull;
286 /* for ipath_qcheck() */
287 u64 ipath_lastport0rcv_cnt;
288 /* template for writing TIDs */
289 u64 ipath_tidtemplate;
290 /* value to write to free TIDs */
291 u64 ipath_tidinvalid;
292 /* IBA6120 rcv interrupt setup */
293 u64 ipath_rhdrhead_intr_off;
295 /* size of memory at ipath_kregbase */
297 /* number of registers used for pioavail */
299 /* IPATH_POLL, etc. */
301 /* ipath_flags driver is waiting for */
302 u32 ipath_state_wanted;
303 /* last buffer for user use, first buf for kernel use is this
305 u32 ipath_lastport_piobuf;
306 /* is a stats timer active */
307 u32 ipath_stats_timer_active;
308 /* number of interrupts for this device -- saturates... */
309 u32 ipath_int_counter;
310 /* dwords sent read from counter */
312 /* dwords received read from counter */
314 /* sent packets read from counter */
316 /* received packets read from counter */
318 /* pio bufs allocated per port */
321 * number of ports configured as max; zero is set to number chip
322 * supports, less gives more pio bufs/port, etc.
325 /* count of port 0 hdrqfull errors */
326 u32 ipath_p0_hdrqfull;
329 * index of last piobuffer we used. Speeds up searching, by
330 * starting at this point. Doesn't matter if multiple cpu's use and
331 * update, last updater is only write that matters. Whenever it
332 * wraps, we update shadow copies. Need a copy per device when we
333 * get to multiple devices
335 u32 ipath_lastpioindex;
336 /* max length of freezemsg */
339 * consecutive times we wanted a PIO buffer but were unable to
342 u32 ipath_consec_nopiobuf;
344 * hint that we should update ipath_pioavailshadow before
345 * looking for a PIO buffer
347 u32 ipath_upd_pio_shadow;
348 /* so we can rewrite it after a chip reset */
350 /* so we can rewrite it after a chip reset */
353 /* interrupt number */
355 /* HT/PCI Vendor ID (here for NodeInfo) */
357 /* HT/PCI Device ID (here for NodeInfo) */
359 /* offset in HT config space of slave/primary interface block */
360 u8 ipath_ht_slave_off;
361 /* for write combining settings */
362 unsigned long ipath_wc_cookie;
363 unsigned long ipath_wc_base;
364 unsigned long ipath_wc_len;
365 /* ref count for each pkey */
366 atomic_t ipath_pkeyrefs[4];
367 /* shadow copy of all exptids physaddr; used only by funcsim */
368 u64 *ipath_tidsimshadow;
369 /* shadow copy of struct page *'s for exp tid pages */
370 struct page **ipath_pageshadow;
371 /* shadow copy of dma handles for exp tid pages */
372 dma_addr_t *ipath_physshadow;
373 /* lock to workaround chip bug 9437 */
374 spinlock_t ipath_tid_lock;
375 spinlock_t ipath_sendctrl_lock;
379 * this address is mapped readonly into user processes so they can
380 * get status cheaply, whenever they want.
383 /* freeze msg if hw error put chip in freeze */
384 char *ipath_freezemsg;
385 /* pci access data structure */
386 struct pci_dev *pcidev;
387 struct cdev *user_cdev;
388 struct cdev *diag_cdev;
389 struct class_device *user_class_dev;
390 struct class_device *diag_class_dev;
391 /* timer used to prevent stats overflow, error throttling, etc. */
392 struct timer_list ipath_stats_timer;
393 void *ipath_dummy_hdrq; /* used after port close */
394 dma_addr_t ipath_dummy_hdrq_phys;
397 * Shadow copies of registers; size indicates read access size.
398 * Most of them are readonly, but some are write-only register,
399 * where we manipulate the bits in the shadow copy, and then write
400 * the shadow copy to infinipath.
402 * We deliberately make most of these 32 bits, since they have
403 * restricted range. For any that we read, we won't to generate 32
404 * bit accesses, since Opteron will generate 2 separate 32 bit HT
405 * transactions for a 64 bit read, and we want to avoid unnecessary
409 /* This is the 64 bit group */
412 * shadow of pioavail, check to be sure it's large enough at
415 unsigned long ipath_pioavailshadow[8];
416 /* shadow of kr_gpio_out, for rmw ops */
418 /* shadow the gpio mask register */
420 /* shadow the gpio output enable, etc... */
422 /* kr_revision shadow */
425 * shadow of ibcctrl, for interrupt handling of link changes,
430 * last ibcstatus, to suppress "duplicate" status change messages,
433 u64 ipath_lastibcstat;
434 /* hwerrmask shadow */
435 ipath_err_t ipath_hwerrmask;
436 ipath_err_t ipath_errormask; /* errormask shadow */
437 /* interrupt config reg shadow */
439 /* kr_sendpiobufbase value */
440 u64 ipath_piobufbase;
442 /* these are the "32 bit" regs */
445 * number of GUIDs in the flash for this interface; may need some
446 * rethinking for setting on other ifaces
450 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
451 * all expect bit fields to be "unsigned long"
453 /* shadow kr_rcvctrl */
454 unsigned long ipath_rcvctrl;
455 /* shadow kr_sendctrl */
456 unsigned long ipath_sendctrl;
457 unsigned long ipath_lastcancel; /* to not count armlaunch after cancel */
459 /* value we put in kr_rcvhdrcnt */
461 /* value we put in kr_rcvhdrsize */
462 u32 ipath_rcvhdrsize;
463 /* value we put in kr_rcvhdrentsize */
464 u32 ipath_rcvhdrentsize;
465 /* offset of last entry in rcvhdrq */
467 /* kr_portcnt value */
469 /* kr_pagealign value */
471 /* number of "2KB" PIO buffers */
473 /* size in bytes of "2KB" PIO buffers */
475 /* number of "4KB" PIO buffers */
477 /* size in bytes of "4KB" PIO buffers */
479 /* kr_rcvegrbase value */
480 u32 ipath_rcvegrbase;
481 /* kr_rcvegrcnt value */
483 /* kr_rcvtidbase value */
484 u32 ipath_rcvtidbase;
485 /* kr_rcvtidcnt value */
491 /* kr_counterregbase */
493 /* shadow the control register contents */
495 /* PCI revision register (HTC rev on FPGA) */
498 /* chip address space used by 4k pio buffers */
500 /* The MTU programmed for this unit */
503 * The max size IB packet, included IB headers that we can send.
504 * Starts same as ipath_piosize, but is affected when ibmtu is
505 * changed, or by size of eager buffers
509 * ibmaxlen at init time, limited by chip and by receive buffer
510 * size. Not changed after init.
512 u32 ipath_init_ibmaxlen;
513 /* size of each rcvegrbuffer */
514 u32 ipath_rcvegrbufsize;
515 /* width (2,4,8,16,32) from HT config reg */
517 /* HT speed (200,400,800,1000) from HT config */
520 * number of sequential ibcstatus change for polling active/quiet
521 * (i.e., link not coming up).
524 /* low and high portions of MSI capability/vector */
526 /* saved after PCIe init for restore after reset */
528 /* MSI data (vector) saved for restore */
530 /* MLID programmed for this instance */
532 /* LID programmed for this instance */
534 /* list of pkeys programmed; 0 if not set */
537 * ASCII serial number, from flash, large enough for original
538 * all digit strings, and longer QLogic serial number format
541 /* human readable board version */
542 u8 ipath_boardversion[80];
543 /* chip major rev, from ipath_revision */
545 /* chip minor rev, from ipath_revision */
547 /* board rev, from ipath_revision */
550 u8 ipath_r_portenable_shift;
551 u8 ipath_r_intravail_shift;
552 u8 ipath_r_tailupd_shift;
553 u8 ipath_r_portcfg_shift;
555 /* unit # of this chip, if present */
557 /* saved for restore after reset */
558 u8 ipath_pci_cacheline;
559 /* LID mask control */
561 /* Rx Polarity inversion (compensate for ~tx on partner) */
564 /* local link integrity counter */
565 u32 ipath_lli_counter;
566 /* local link integrity errors */
567 u32 ipath_lli_errors;
569 * Above counts only cases where _successive_ LocalLinkIntegrity
570 * errors were seen in the receive headers of kern-packets.
571 * Below are the three (monotonically increasing) counters
572 * maintained via GPIO interrupts on iba6120-rev2.
574 u32 ipath_rxfc_unsupvl_errs;
575 u32 ipath_overrun_thresh_errs;
578 /* status check work */
579 struct delayed_work status_work;
582 * Not all devices managed by a driver instance are the same
583 * type, so these fields must be per-device.
585 u64 ipath_i_bitsextant;
586 ipath_err_t ipath_e_bitsextant;
587 ipath_err_t ipath_hwe_bitsextant;
590 * Below should be computable from number of ports,
591 * since they are never modified.
593 u32 ipath_i_rcvavail_mask;
594 u32 ipath_i_rcvurg_mask;
597 * Register bits for selecting i2c direction and values, used for
600 u16 ipath_gpio_sda_num;
601 u16 ipath_gpio_scl_num;
605 /* lock for doing RMW of shadows/regs for ExtCtrl and GPIO */
606 spinlock_t ipath_gpio_lock;
608 /* used to override LED behavior */
609 u8 ipath_led_override; /* Substituted for normal value, if non-zero */
610 u16 ipath_led_override_timeoff; /* delta to next timer event */
611 u8 ipath_led_override_vals[2]; /* Alternates per blink-frame */
612 u8 ipath_led_override_phase; /* Just counts, LSB picks from vals[] */
613 atomic_t ipath_led_override_timer_active;
614 /* Used to flash LEDs in override mode */
615 struct timer_list ipath_led_override_timer;
617 /* Support (including locks) for EEPROM logging of errors and time */
618 /* control access to actual counters, timer */
619 spinlock_t ipath_eep_st_lock;
620 /* control high-level access to EEPROM */
621 struct mutex ipath_eep_lock;
622 /* Below inc'd by ipath_snap_cntrs(), locked by ipath_eep_st_lock */
623 uint64_t ipath_traffic_wds;
624 /* active time is kept in seconds, but logged in hours */
625 atomic_t ipath_active_time;
626 /* Below are nominal shadow of EEPROM, new since last EEPROM update */
627 uint8_t ipath_eep_st_errs[IPATH_EEP_LOG_CNT];
628 uint8_t ipath_eep_st_new_errs[IPATH_EEP_LOG_CNT];
629 uint16_t ipath_eep_hrs;
631 * masks for which bits of errs, hwerrs that cause
632 * each of the counters to increment.
634 struct ipath_eep_log_mask ipath_eep_st_masks[IPATH_EEP_LOG_CNT];
637 /* Private data for file operations */
638 struct ipath_filedata {
639 struct ipath_portdata *pd;
643 extern struct list_head ipath_dev_list;
644 extern spinlock_t ipath_devs_lock;
645 extern struct ipath_devdata *ipath_lookup(int unit);
647 int ipath_init_chip(struct ipath_devdata *, int);
648 int ipath_enable_wc(struct ipath_devdata *dd);
649 void ipath_disable_wc(struct ipath_devdata *dd);
650 int ipath_count_units(int *npresentp, int *nupp, u32 *maxportsp);
651 void ipath_shutdown_device(struct ipath_devdata *);
652 void ipath_clear_freeze(struct ipath_devdata *);
654 struct file_operations;
655 int ipath_cdev_init(int minor, char *name, const struct file_operations *fops,
656 struct cdev **cdevp, struct class_device **class_devp);
657 void ipath_cdev_cleanup(struct cdev **cdevp,
658 struct class_device **class_devp);
660 int ipath_diag_add(struct ipath_devdata *);
661 void ipath_diag_remove(struct ipath_devdata *);
663 extern wait_queue_head_t ipath_state_wait;
665 int ipath_user_add(struct ipath_devdata *dd);
666 void ipath_user_remove(struct ipath_devdata *dd);
668 struct sk_buff *ipath_alloc_skb(struct ipath_devdata *dd, gfp_t);
670 extern int ipath_diag_inuse;
672 irqreturn_t ipath_intr(int irq, void *devid);
673 int ipath_decode_err(char *buf, size_t blen, ipath_err_t err);
674 #if __IPATH_INFO || __IPATH_DBG
675 extern const char *ipath_ibcstatus_str[];
678 /* clean up any per-chip chip-specific stuff */
679 void ipath_chip_cleanup(struct ipath_devdata *);
680 /* clean up any chip type-specific stuff */
681 void ipath_chip_done(void);
683 /* check to see if we have to force ordering for write combining */
684 int ipath_unordered_wc(void);
686 void ipath_disarm_piobufs(struct ipath_devdata *, unsigned first,
688 void ipath_cancel_sends(struct ipath_devdata *, int);
690 int ipath_create_rcvhdrq(struct ipath_devdata *, struct ipath_portdata *);
691 void ipath_free_pddata(struct ipath_devdata *, struct ipath_portdata *);
693 int ipath_parse_ushort(const char *str, unsigned short *valp);
695 void ipath_kreceive(struct ipath_portdata *);
696 int ipath_setrcvhdrsize(struct ipath_devdata *, unsigned);
697 int ipath_reset_device(int);
698 void ipath_get_faststats(unsigned long);
699 int ipath_set_linkstate(struct ipath_devdata *, u8);
700 int ipath_set_mtu(struct ipath_devdata *, u16);
701 int ipath_set_lid(struct ipath_devdata *, u32, u8);
702 int ipath_set_rx_pol_inv(struct ipath_devdata *dd, u8 new_pol_inv);
704 /* for use in system calls, where we want to know device type, etc. */
705 #define port_fp(fp) ((struct ipath_filedata *)(fp)->private_data)->pd
706 #define subport_fp(fp) \
707 ((struct ipath_filedata *)(fp)->private_data)->subport
708 #define tidcursor_fp(fp) \
709 ((struct ipath_filedata *)(fp)->private_data)->tidcursor
712 * values for ipath_flags
714 /* The chip is up and initted */
715 #define IPATH_INITTED 0x2
716 /* set if any user code has set kr_rcvhdrsize */
717 #define IPATH_RCVHDRSZ_SET 0x4
718 /* The chip is present and valid for accesses */
719 #define IPATH_PRESENT 0x8
720 /* HT link0 is only 8 bits wide, ignore upper byte crc
722 #define IPATH_8BIT_IN_HT0 0x10
723 /* HT link1 is only 8 bits wide, ignore upper byte crc
725 #define IPATH_8BIT_IN_HT1 0x20
726 /* The link is down */
727 #define IPATH_LINKDOWN 0x40
728 /* The link level is up (0x11) */
729 #define IPATH_LINKINIT 0x80
730 /* The link is in the armed (0x21) state */
731 #define IPATH_LINKARMED 0x100
732 /* The link is in the active (0x31) state */
733 #define IPATH_LINKACTIVE 0x200
734 /* link current state is unknown */
735 #define IPATH_LINKUNK 0x400
736 /* Write combining flush needed for PIO */
737 #define IPATH_PIO_FLUSH_WC 0x1000
738 /* no IB cable, or no device on IB cable */
739 #define IPATH_NOCABLE 0x4000
740 /* Supports port zero per packet receive interrupts via
742 #define IPATH_GPIO_INTR 0x8000
743 /* uses the coded 4byte TID, not 8 byte */
744 #define IPATH_4BYTE_TID 0x10000
745 /* packet/word counters are 32 bit, else those 4 counters
747 #define IPATH_32BITCOUNTERS 0x20000
748 /* can miss port0 rx interrupts */
749 #define IPATH_DISABLED 0x80000 /* administratively disabled */
750 /* Use GPIO interrupts for new counters */
751 #define IPATH_GPIO_ERRINTRS 0x100000
753 /* Bits in GPIO for the added interrupts */
754 #define IPATH_GPIO_PORT0_BIT 2
755 #define IPATH_GPIO_RXUVL_BIT 3
756 #define IPATH_GPIO_OVRUN_BIT 4
757 #define IPATH_GPIO_LLI_BIT 5
758 #define IPATH_GPIO_ERRINTR_MASK 0x38
760 /* portdata flag bit offsets */
761 /* waiting for a packet to arrive */
762 #define IPATH_PORT_WAITING_RCV 2
763 /* master has not finished initializing */
764 #define IPATH_PORT_MASTER_UNINIT 4
765 /* waiting for an urgent packet to arrive */
766 #define IPATH_PORT_WAITING_URG 5
768 /* free up any allocated data at closes */
769 void ipath_free_data(struct ipath_portdata *dd);
770 int ipath_waitfor_mdio_cmdready(struct ipath_devdata *);
771 int ipath_waitfor_complete(struct ipath_devdata *, ipath_kreg, u64, u64 *);
772 u32 __iomem *ipath_getpiobuf(struct ipath_devdata *, u32 *);
773 void ipath_init_iba6120_funcs(struct ipath_devdata *);
774 void ipath_init_iba6110_funcs(struct ipath_devdata *);
775 void ipath_get_eeprom_info(struct ipath_devdata *);
776 int ipath_update_eeprom_log(struct ipath_devdata *dd);
777 void ipath_inc_eeprom_err(struct ipath_devdata *dd, u32 eidx, u32 incr);
778 u64 ipath_snap_cntr(struct ipath_devdata *, ipath_creg);
779 void signal_ib_event(struct ipath_devdata *dd, enum ib_event_type ev);
782 * Set LED override, only the two LSBs have "public" meaning, but
783 * any non-zero value substitutes them for the Link and LinkTrain
786 #define IPATH_LED_PHYS 1 /* Physical (linktraining) GREEN LED */
787 #define IPATH_LED_LOG 2 /* Logical (link) YELLOW LED */
788 void ipath_set_led_override(struct ipath_devdata *dd, unsigned int val);
791 * number of words used for protocol header if not set by ipath_userinit();
793 #define IPATH_DFLT_RCVHDRSIZE 9
795 #define IPATH_MDIO_CMD_WRITE 1
796 #define IPATH_MDIO_CMD_READ 2
797 #define IPATH_MDIO_CLD_DIV 25 /* to get 2.5 Mhz mdio clock */
798 #define IPATH_MDIO_CMDVALID 0x40000000 /* bit 30 */
799 #define IPATH_MDIO_DATAVALID 0x80000000 /* bit 31 */
800 #define IPATH_MDIO_CTRL_STD 0x0
802 static inline u64 ipath_mdio_req(int cmd, int dev, int reg, int data)
804 return (((u64) IPATH_MDIO_CLD_DIV) << 32) |
811 /* signal and fifo status, in bank 31 */
812 #define IPATH_MDIO_CTRL_XGXS_REG_8 0x8
813 /* controls loopback, redundancy */
814 #define IPATH_MDIO_CTRL_8355_REG_1 0x10
815 /* premph, encdec, etc. */
816 #define IPATH_MDIO_CTRL_8355_REG_2 0x11
818 #define IPATH_MDIO_CTRL_8355_REG_6 0x15
819 #define IPATH_MDIO_CTRL_8355_REG_9 0x18
820 #define IPATH_MDIO_CTRL_8355_REG_10 0x1D
822 int ipath_get_user_pages(unsigned long, size_t, struct page **);
823 void ipath_release_user_pages(struct page **, size_t);
824 void ipath_release_user_pages_on_close(struct page **, size_t);
825 int ipath_eeprom_read(struct ipath_devdata *, u8, void *, int);
826 int ipath_eeprom_write(struct ipath_devdata *, u8, const void *, int);
828 /* these are used for the registers that vary with port */
829 void ipath_write_kreg_port(const struct ipath_devdata *, ipath_kreg,
833 * We could have a single register get/put routine, that takes a group type,
834 * but this is somewhat clearer and cleaner. It also gives us some error
835 * checking. 64 bit register reads should always work, but are inefficient
836 * on opteron (the northbridge always generates 2 separate HT 32 bit reads),
837 * so we use kreg32 wherever possible. User register and counter register
838 * reads are always 32 bit reads, so only one form of those routines.
842 * At the moment, none of the s-registers are writable, so no
843 * ipath_write_sreg(), and none of the c-registers are writable, so no
844 * ipath_write_creg().
848 * ipath_read_ureg32 - read 32-bit virtualized per-port register
850 * @regno: register number
853 * Return the contents of a register that is virtualized to be per port.
854 * Returns -1 on errors (not distinguishable from valid contents at
855 * runtime; we may add a separate error variable at some point).
857 static inline u32 ipath_read_ureg32(const struct ipath_devdata *dd,
858 ipath_ureg regno, int port)
860 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
863 return readl(regno + (u64 __iomem *)
864 (dd->ipath_uregbase +
865 (char __iomem *)dd->ipath_kregbase +
866 dd->ipath_palign * port));
870 * ipath_write_ureg - write 32-bit virtualized per-port register
872 * @regno: register number
876 * Write the contents of a register that is virtualized to be per port.
878 static inline void ipath_write_ureg(const struct ipath_devdata *dd,
879 ipath_ureg regno, u64 value, int port)
881 u64 __iomem *ubase = (u64 __iomem *)
882 (dd->ipath_uregbase + (char __iomem *) dd->ipath_kregbase +
883 dd->ipath_palign * port);
884 if (dd->ipath_kregbase)
885 writeq(value, &ubase[regno]);
888 static inline u32 ipath_read_kreg32(const struct ipath_devdata *dd,
891 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
893 return readl((u32 __iomem *) & dd->ipath_kregbase[regno]);
896 static inline u64 ipath_read_kreg64(const struct ipath_devdata *dd,
899 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
902 return readq(&dd->ipath_kregbase[regno]);
905 static inline void ipath_write_kreg(const struct ipath_devdata *dd,
906 ipath_kreg regno, u64 value)
908 if (dd->ipath_kregbase)
909 writeq(value, &dd->ipath_kregbase[regno]);
912 static inline u64 ipath_read_creg(const struct ipath_devdata *dd,
915 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
918 return readq(regno + (u64 __iomem *)
919 (dd->ipath_cregbase +
920 (char __iomem *)dd->ipath_kregbase));
923 static inline u32 ipath_read_creg32(const struct ipath_devdata *dd,
926 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
928 return readl(regno + (u64 __iomem *)
929 (dd->ipath_cregbase +
930 (char __iomem *)dd->ipath_kregbase));
933 static inline void ipath_write_creg(const struct ipath_devdata *dd,
934 ipath_creg regno, u64 value)
936 if (dd->ipath_kregbase)
937 writeq(value, regno + (u64 __iomem *)
938 (dd->ipath_cregbase +
939 (char __iomem *)dd->ipath_kregbase));
942 static inline void ipath_clear_rcvhdrtail(const struct ipath_portdata *pd)
944 *((u64 *) pd->port_rcvhdrtail_kvaddr) = 0ULL;
947 static inline u32 ipath_get_rcvhdrtail(const struct ipath_portdata *pd)
949 return (u32) le64_to_cpu(*((volatile __le64 *)
950 pd->port_rcvhdrtail_kvaddr));
957 struct device_driver;
959 extern const char ib_ipath_version[];
961 extern struct attribute_group *ipath_driver_attr_groups[];
963 int ipath_device_create_group(struct device *, struct ipath_devdata *);
964 void ipath_device_remove_group(struct device *, struct ipath_devdata *);
965 int ipath_expose_reset(struct device *);
967 int ipath_init_ipathfs(void);
968 void ipath_exit_ipathfs(void);
969 int ipathfs_add_device(struct ipath_devdata *);
970 int ipathfs_remove_device(struct ipath_devdata *);
973 * dma_addr wrappers - all 0's invalid for hw
975 dma_addr_t ipath_map_page(struct pci_dev *, struct page *, unsigned long,
977 dma_addr_t ipath_map_single(struct pci_dev *, void *, size_t, int);
980 * Flush write combining store buffers (if present) and perform a write
983 #if defined(CONFIG_X86_64)
984 #define ipath_flush_wc() asm volatile("sfence" ::: "memory")
986 #define ipath_flush_wc() wmb()
989 extern unsigned ipath_debug; /* debugging bit mask */
991 #define IPATH_MAX_PARITY_ATTEMPTS 10000 /* max times to try recovery */
993 const char *ipath_get_unit_name(int unit);
995 extern struct mutex ipath_mutex;
997 #define IPATH_DRV_NAME "ib_ipath"
998 #define IPATH_MAJOR 233
999 #define IPATH_USER_MINOR_BASE 0
1000 #define IPATH_DIAGPKT_MINOR 127
1001 #define IPATH_DIAG_MINOR_BASE 129
1002 #define IPATH_NMINORS 255
1004 #define ipath_dev_err(dd,fmt,...) \
1006 const struct ipath_devdata *__dd = (dd); \
1008 dev_err(&__dd->pcidev->dev, "%s: " fmt, \
1009 ipath_get_unit_name(__dd->ipath_unit), \
1012 printk(KERN_ERR IPATH_DRV_NAME ": %s: " fmt, \
1013 ipath_get_unit_name(__dd->ipath_unit), \
1017 #if _IPATH_DEBUGGING
1019 # define __IPATH_DBG_WHICH(which,fmt,...) \
1021 if(unlikely(ipath_debug&(which))) \
1022 printk(KERN_DEBUG IPATH_DRV_NAME ": %s: " fmt, \
1023 __func__,##__VA_ARGS__); \
1026 # define ipath_dbg(fmt,...) \
1027 __IPATH_DBG_WHICH(__IPATH_DBG,fmt,##__VA_ARGS__)
1028 # define ipath_cdbg(which,fmt,...) \
1029 __IPATH_DBG_WHICH(__IPATH_##which##DBG,fmt,##__VA_ARGS__)
1031 #else /* ! _IPATH_DEBUGGING */
1033 # define ipath_dbg(fmt,...)
1034 # define ipath_cdbg(which,fmt,...)
1036 #endif /* _IPATH_DEBUGGING */
1039 * this is used for formatting hw error messages...
1041 struct ipath_hwerror_msgs {
1046 #define INFINIPATH_HWE_MSG(a, b) { .mask = INFINIPATH_HWE_##a, .msg = b }
1048 /* in ipath_intr.c... */
1049 void ipath_format_hwerrors(u64 hwerrs,
1050 const struct ipath_hwerror_msgs *hwerrmsgs,
1052 char *msg, size_t lmsg);
1054 #endif /* _IPATH_KERNEL_H */