drm: Make the connector dpms callback return a value, v2.
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / tegra / hdmi.c
1 /*
2  * Copyright (C) 2012 Avionic Design GmbH
3  * Copyright (C) 2012 NVIDIA CORPORATION.  All rights reserved.
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License version 2 as
7  * published by the Free Software Foundation.
8  */
9
10 #include <linux/clk.h>
11 #include <linux/debugfs.h>
12 #include <linux/gpio.h>
13 #include <linux/hdmi.h>
14 #include <linux/regulator/consumer.h>
15 #include <linux/reset.h>
16
17 #include <drm/drm_atomic_helper.h>
18 #include <drm/drm_crtc.h>
19 #include <drm/drm_crtc_helper.h>
20
21 #include "hdmi.h"
22 #include "drm.h"
23 #include "dc.h"
24
25 struct tmds_config {
26         unsigned int pclk;
27         u32 pll0;
28         u32 pll1;
29         u32 pe_current;
30         u32 drive_current;
31         u32 peak_current;
32 };
33
34 struct tegra_hdmi_config {
35         const struct tmds_config *tmds;
36         unsigned int num_tmds;
37
38         unsigned long fuse_override_offset;
39         u32 fuse_override_value;
40
41         bool has_sor_io_peak_current;
42 };
43
44 struct tegra_hdmi {
45         struct host1x_client client;
46         struct tegra_output output;
47         struct device *dev;
48
49         struct regulator *hdmi;
50         struct regulator *pll;
51         struct regulator *vdd;
52
53         void __iomem *regs;
54         unsigned int irq;
55
56         struct clk *clk_parent;
57         struct clk *clk;
58         struct reset_control *rst;
59
60         const struct tegra_hdmi_config *config;
61
62         unsigned int audio_source;
63         unsigned int audio_freq;
64         bool stereo;
65         bool dvi;
66
67         struct drm_info_list *debugfs_files;
68         struct drm_minor *minor;
69         struct dentry *debugfs;
70 };
71
72 static inline struct tegra_hdmi *
73 host1x_client_to_hdmi(struct host1x_client *client)
74 {
75         return container_of(client, struct tegra_hdmi, client);
76 }
77
78 static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
79 {
80         return container_of(output, struct tegra_hdmi, output);
81 }
82
83 #define HDMI_AUDIOCLK_FREQ 216000000
84 #define HDMI_REKEY_DEFAULT 56
85
86 enum {
87         AUTO = 0,
88         SPDIF,
89         HDA,
90 };
91
92 static inline u32 tegra_hdmi_readl(struct tegra_hdmi *hdmi,
93                                    unsigned long offset)
94 {
95         return readl(hdmi->regs + (offset << 2));
96 }
97
98 static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, u32 value,
99                                      unsigned long offset)
100 {
101         writel(value, hdmi->regs + (offset << 2));
102 }
103
104 struct tegra_hdmi_audio_config {
105         unsigned int pclk;
106         unsigned int n;
107         unsigned int cts;
108         unsigned int aval;
109 };
110
111 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
112         {  25200000, 4096,  25200, 24000 },
113         {  27000000, 4096,  27000, 24000 },
114         {  74250000, 4096,  74250, 24000 },
115         { 148500000, 4096, 148500, 24000 },
116         {         0,    0,      0,     0 },
117 };
118
119 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
120         {  25200000, 5880,  26250, 25000 },
121         {  27000000, 5880,  28125, 25000 },
122         {  74250000, 4704,  61875, 20000 },
123         { 148500000, 4704, 123750, 20000 },
124         {         0,    0,      0,     0 },
125 };
126
127 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
128         {  25200000, 6144,  25200, 24000 },
129         {  27000000, 6144,  27000, 24000 },
130         {  74250000, 6144,  74250, 24000 },
131         { 148500000, 6144, 148500, 24000 },
132         {         0,    0,      0,     0 },
133 };
134
135 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
136         {  25200000, 11760,  26250, 25000 },
137         {  27000000, 11760,  28125, 25000 },
138         {  74250000,  9408,  61875, 20000 },
139         { 148500000,  9408, 123750, 20000 },
140         {         0,     0,      0,     0 },
141 };
142
143 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
144         {  25200000, 12288,  25200, 24000 },
145         {  27000000, 12288,  27000, 24000 },
146         {  74250000, 12288,  74250, 24000 },
147         { 148500000, 12288, 148500, 24000 },
148         {         0,     0,      0,     0 },
149 };
150
151 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
152         {  25200000, 23520,  26250, 25000 },
153         {  27000000, 23520,  28125, 25000 },
154         {  74250000, 18816,  61875, 20000 },
155         { 148500000, 18816, 123750, 20000 },
156         {         0,     0,      0,     0 },
157 };
158
159 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
160         {  25200000, 24576,  25200, 24000 },
161         {  27000000, 24576,  27000, 24000 },
162         {  74250000, 24576,  74250, 24000 },
163         { 148500000, 24576, 148500, 24000 },
164         {         0,     0,      0,     0 },
165 };
166
167 static const struct tmds_config tegra20_tmds_config[] = {
168         { /* slow pixel clock modes */
169                 .pclk = 27000000,
170                 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
171                         SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
172                         SOR_PLL_TX_REG_LOAD(3),
173                 .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
174                 .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
175                         PE_CURRENT1(PE_CURRENT_0_0_mA) |
176                         PE_CURRENT2(PE_CURRENT_0_0_mA) |
177                         PE_CURRENT3(PE_CURRENT_0_0_mA),
178                 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
179                         DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
180                         DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
181                         DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
182         },
183         { /* high pixel clock modes */
184                 .pclk = UINT_MAX,
185                 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
186                         SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
187                         SOR_PLL_TX_REG_LOAD(3),
188                 .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
189                 .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
190                         PE_CURRENT1(PE_CURRENT_6_0_mA) |
191                         PE_CURRENT2(PE_CURRENT_6_0_mA) |
192                         PE_CURRENT3(PE_CURRENT_6_0_mA),
193                 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
194                         DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
195                         DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
196                         DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
197         },
198 };
199
200 static const struct tmds_config tegra30_tmds_config[] = {
201         { /* 480p modes */
202                 .pclk = 27000000,
203                 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
204                         SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
205                         SOR_PLL_TX_REG_LOAD(0),
206                 .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
207                 .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
208                         PE_CURRENT1(PE_CURRENT_0_0_mA) |
209                         PE_CURRENT2(PE_CURRENT_0_0_mA) |
210                         PE_CURRENT3(PE_CURRENT_0_0_mA),
211                 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
212                         DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
213                         DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
214                         DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
215         }, { /* 720p modes */
216                 .pclk = 74250000,
217                 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
218                         SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
219                         SOR_PLL_TX_REG_LOAD(0),
220                 .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
221                 .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
222                         PE_CURRENT1(PE_CURRENT_5_0_mA) |
223                         PE_CURRENT2(PE_CURRENT_5_0_mA) |
224                         PE_CURRENT3(PE_CURRENT_5_0_mA),
225                 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
226                         DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
227                         DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
228                         DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
229         }, { /* 1080p modes */
230                 .pclk = UINT_MAX,
231                 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
232                         SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
233                         SOR_PLL_TX_REG_LOAD(0),
234                 .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
235                 .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
236                         PE_CURRENT1(PE_CURRENT_5_0_mA) |
237                         PE_CURRENT2(PE_CURRENT_5_0_mA) |
238                         PE_CURRENT3(PE_CURRENT_5_0_mA),
239                 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
240                         DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
241                         DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
242                         DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
243         },
244 };
245
246 static const struct tmds_config tegra114_tmds_config[] = {
247         { /* 480p/576p / 25.2MHz/27MHz modes */
248                 .pclk = 27000000,
249                 .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
250                         SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
251                 .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
252                 .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
253                         PE_CURRENT1(PE_CURRENT_0_mA_T114) |
254                         PE_CURRENT2(PE_CURRENT_0_mA_T114) |
255                         PE_CURRENT3(PE_CURRENT_0_mA_T114),
256                 .drive_current =
257                         DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
258                         DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
259                         DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
260                         DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
261                 .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
262                         PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
263                         PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
264                         PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
265         }, { /* 720p / 74.25MHz modes */
266                 .pclk = 74250000,
267                 .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
268                         SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
269                 .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
270                         SOR_PLL_TMDS_TERMADJ(0),
271                 .pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
272                         PE_CURRENT1(PE_CURRENT_15_mA_T114) |
273                         PE_CURRENT2(PE_CURRENT_15_mA_T114) |
274                         PE_CURRENT3(PE_CURRENT_15_mA_T114),
275                 .drive_current =
276                         DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
277                         DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
278                         DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
279                         DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
280                 .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
281                         PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
282                         PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
283                         PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
284         }, { /* 1080p / 148.5MHz modes */
285                 .pclk = 148500000,
286                 .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
287                         SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
288                 .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
289                         SOR_PLL_TMDS_TERMADJ(0),
290                 .pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
291                         PE_CURRENT1(PE_CURRENT_10_mA_T114) |
292                         PE_CURRENT2(PE_CURRENT_10_mA_T114) |
293                         PE_CURRENT3(PE_CURRENT_10_mA_T114),
294                 .drive_current =
295                         DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
296                         DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
297                         DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
298                         DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
299                 .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
300                         PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
301                         PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
302                         PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
303         }, { /* 225/297MHz modes */
304                 .pclk = UINT_MAX,
305                 .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
306                         SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
307                 .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
308                         | SOR_PLL_TMDS_TERM_ENABLE,
309                 .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
310                         PE_CURRENT1(PE_CURRENT_0_mA_T114) |
311                         PE_CURRENT2(PE_CURRENT_0_mA_T114) |
312                         PE_CURRENT3(PE_CURRENT_0_mA_T114),
313                 .drive_current =
314                         DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
315                         DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
316                         DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
317                         DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
318                 .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
319                         PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
320                         PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
321                         PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
322         },
323 };
324
325 static const struct tmds_config tegra124_tmds_config[] = {
326         { /* 480p/576p / 25.2MHz/27MHz modes */
327                 .pclk = 27000000,
328                 .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
329                         SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
330                 .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
331                 .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
332                         PE_CURRENT1(PE_CURRENT_0_mA_T114) |
333                         PE_CURRENT2(PE_CURRENT_0_mA_T114) |
334                         PE_CURRENT3(PE_CURRENT_0_mA_T114),
335                 .drive_current =
336                         DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
337                         DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
338                         DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
339                         DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
340                 .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
341                         PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
342                         PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
343                         PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
344         }, { /* 720p / 74.25MHz modes */
345                 .pclk = 74250000,
346                 .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
347                         SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
348                 .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
349                         SOR_PLL_TMDS_TERMADJ(0),
350                 .pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
351                         PE_CURRENT1(PE_CURRENT_15_mA_T114) |
352                         PE_CURRENT2(PE_CURRENT_15_mA_T114) |
353                         PE_CURRENT3(PE_CURRENT_15_mA_T114),
354                 .drive_current =
355                         DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
356                         DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
357                         DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
358                         DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
359                 .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
360                         PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
361                         PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
362                         PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
363         }, { /* 1080p / 148.5MHz modes */
364                 .pclk = 148500000,
365                 .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
366                         SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
367                 .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
368                         SOR_PLL_TMDS_TERMADJ(0),
369                 .pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
370                         PE_CURRENT1(PE_CURRENT_10_mA_T114) |
371                         PE_CURRENT2(PE_CURRENT_10_mA_T114) |
372                         PE_CURRENT3(PE_CURRENT_10_mA_T114),
373                 .drive_current =
374                         DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
375                         DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
376                         DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
377                         DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
378                 .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
379                         PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
380                         PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
381                         PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
382         }, { /* 225/297MHz modes */
383                 .pclk = UINT_MAX,
384                 .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
385                         SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
386                 .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
387                         | SOR_PLL_TMDS_TERM_ENABLE,
388                 .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
389                         PE_CURRENT1(PE_CURRENT_0_mA_T114) |
390                         PE_CURRENT2(PE_CURRENT_0_mA_T114) |
391                         PE_CURRENT3(PE_CURRENT_0_mA_T114),
392                 .drive_current =
393                         DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
394                         DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
395                         DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
396                         DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
397                 .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
398                         PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
399                         PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
400                         PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
401         },
402 };
403
404 static const struct tegra_hdmi_audio_config *
405 tegra_hdmi_get_audio_config(unsigned int audio_freq, unsigned int pclk)
406 {
407         const struct tegra_hdmi_audio_config *table;
408
409         switch (audio_freq) {
410         case 32000:
411                 table = tegra_hdmi_audio_32k;
412                 break;
413
414         case 44100:
415                 table = tegra_hdmi_audio_44_1k;
416                 break;
417
418         case 48000:
419                 table = tegra_hdmi_audio_48k;
420                 break;
421
422         case 88200:
423                 table = tegra_hdmi_audio_88_2k;
424                 break;
425
426         case 96000:
427                 table = tegra_hdmi_audio_96k;
428                 break;
429
430         case 176400:
431                 table = tegra_hdmi_audio_176_4k;
432                 break;
433
434         case 192000:
435                 table = tegra_hdmi_audio_192k;
436                 break;
437
438         default:
439                 return NULL;
440         }
441
442         while (table->pclk) {
443                 if (table->pclk == pclk)
444                         return table;
445
446                 table++;
447         }
448
449         return NULL;
450 }
451
452 static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
453 {
454         const unsigned int freqs[] = {
455                 32000, 44100, 48000, 88200, 96000, 176400, 192000
456         };
457         unsigned int i;
458
459         for (i = 0; i < ARRAY_SIZE(freqs); i++) {
460                 unsigned int f = freqs[i];
461                 unsigned int eight_half;
462                 unsigned int delta;
463                 u32 value;
464
465                 if (f > 96000)
466                         delta = 2;
467                 else if (f > 48000)
468                         delta = 6;
469                 else
470                         delta = 9;
471
472                 eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
473                 value = AUDIO_FS_LOW(eight_half - delta) |
474                         AUDIO_FS_HIGH(eight_half + delta);
475                 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
476         }
477 }
478
479 static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi, unsigned int pclk)
480 {
481         struct device_node *node = hdmi->dev->of_node;
482         const struct tegra_hdmi_audio_config *config;
483         unsigned int offset = 0;
484         u32 value;
485
486         switch (hdmi->audio_source) {
487         case HDA:
488                 value = AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
489                 break;
490
491         case SPDIF:
492                 value = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
493                 break;
494
495         default:
496                 value = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
497                 break;
498         }
499
500         if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
501                 value |= AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
502                          AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
503                 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
504         } else {
505                 value |= AUDIO_CNTRL0_INJECT_NULLSMPL;
506                 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
507
508                 value = AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
509                         AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
510                 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
511         }
512
513         config = tegra_hdmi_get_audio_config(hdmi->audio_freq, pclk);
514         if (!config) {
515                 dev_err(hdmi->dev, "cannot set audio to %u at %u pclk\n",
516                         hdmi->audio_freq, pclk);
517                 return -EINVAL;
518         }
519
520         tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
521
522         value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
523                 AUDIO_N_VALUE(config->n - 1);
524         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
525
526         tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
527                           HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
528
529         value = ACR_SUBPACK_CTS(config->cts);
530         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
531
532         value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
533         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
534
535         value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
536         value &= ~AUDIO_N_RESETF;
537         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
538
539         if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
540                 switch (hdmi->audio_freq) {
541                 case 32000:
542                         offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320;
543                         break;
544
545                 case 44100:
546                         offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441;
547                         break;
548
549                 case 48000:
550                         offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480;
551                         break;
552
553                 case 88200:
554                         offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882;
555                         break;
556
557                 case 96000:
558                         offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960;
559                         break;
560
561                 case 176400:
562                         offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764;
563                         break;
564
565                 case 192000:
566                         offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920;
567                         break;
568                 }
569
570                 tegra_hdmi_writel(hdmi, config->aval, offset);
571         }
572
573         tegra_hdmi_setup_audio_fs_tables(hdmi);
574
575         return 0;
576 }
577
578 static inline u32 tegra_hdmi_subpack(const u8 *ptr, size_t size)
579 {
580         u32 value = 0;
581         size_t i;
582
583         for (i = size; i > 0; i--)
584                 value = (value << 8) | ptr[i - 1];
585
586         return value;
587 }
588
589 static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi, const void *data,
590                                       size_t size)
591 {
592         const u8 *ptr = data;
593         unsigned long offset;
594         size_t i, j;
595         u32 value;
596
597         switch (ptr[0]) {
598         case HDMI_INFOFRAME_TYPE_AVI:
599                 offset = HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER;
600                 break;
601
602         case HDMI_INFOFRAME_TYPE_AUDIO:
603                 offset = HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER;
604                 break;
605
606         case HDMI_INFOFRAME_TYPE_VENDOR:
607                 offset = HDMI_NV_PDISP_HDMI_GENERIC_HEADER;
608                 break;
609
610         default:
611                 dev_err(hdmi->dev, "unsupported infoframe type: %02x\n",
612                         ptr[0]);
613                 return;
614         }
615
616         value = INFOFRAME_HEADER_TYPE(ptr[0]) |
617                 INFOFRAME_HEADER_VERSION(ptr[1]) |
618                 INFOFRAME_HEADER_LEN(ptr[2]);
619         tegra_hdmi_writel(hdmi, value, offset);
620         offset++;
621
622         /*
623          * Each subpack contains 7 bytes, divided into:
624          * - subpack_low: bytes 0 - 3
625          * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
626          */
627         for (i = 3, j = 0; i < size; i += 7, j += 8) {
628                 size_t rem = size - i, num = min_t(size_t, rem, 4);
629
630                 value = tegra_hdmi_subpack(&ptr[i], num);
631                 tegra_hdmi_writel(hdmi, value, offset++);
632
633                 num = min_t(size_t, rem - num, 3);
634
635                 value = tegra_hdmi_subpack(&ptr[i + 4], num);
636                 tegra_hdmi_writel(hdmi, value, offset++);
637         }
638 }
639
640 static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
641                                            struct drm_display_mode *mode)
642 {
643         struct hdmi_avi_infoframe frame;
644         u8 buffer[17];
645         ssize_t err;
646
647         if (hdmi->dvi) {
648                 tegra_hdmi_writel(hdmi, 0,
649                                   HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
650                 return;
651         }
652
653         err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
654         if (err < 0) {
655                 dev_err(hdmi->dev, "failed to setup AVI infoframe: %zd\n", err);
656                 return;
657         }
658
659         err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
660         if (err < 0) {
661                 dev_err(hdmi->dev, "failed to pack AVI infoframe: %zd\n", err);
662                 return;
663         }
664
665         tegra_hdmi_write_infopack(hdmi, buffer, err);
666
667         tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
668                           HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
669 }
670
671 static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
672 {
673         struct hdmi_audio_infoframe frame;
674         u8 buffer[14];
675         ssize_t err;
676
677         if (hdmi->dvi) {
678                 tegra_hdmi_writel(hdmi, 0,
679                                   HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
680                 return;
681         }
682
683         err = hdmi_audio_infoframe_init(&frame);
684         if (err < 0) {
685                 dev_err(hdmi->dev, "failed to setup audio infoframe: %zd\n",
686                         err);
687                 return;
688         }
689
690         frame.channels = 2;
691
692         err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
693         if (err < 0) {
694                 dev_err(hdmi->dev, "failed to pack audio infoframe: %zd\n",
695                         err);
696                 return;
697         }
698
699         /*
700          * The audio infoframe has only one set of subpack registers, so the
701          * infoframe needs to be truncated. One set of subpack registers can
702          * contain 7 bytes. Including the 3 byte header only the first 10
703          * bytes can be programmed.
704          */
705         tegra_hdmi_write_infopack(hdmi, buffer, min_t(size_t, 10, err));
706
707         tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
708                           HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
709 }
710
711 static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
712 {
713         struct hdmi_vendor_infoframe frame;
714         u8 buffer[10];
715         ssize_t err;
716         u32 value;
717
718         if (!hdmi->stereo) {
719                 value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
720                 value &= ~GENERIC_CTRL_ENABLE;
721                 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
722                 return;
723         }
724
725         hdmi_vendor_infoframe_init(&frame);
726         frame.s3d_struct = HDMI_3D_STRUCTURE_FRAME_PACKING;
727
728         err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
729         if (err < 0) {
730                 dev_err(hdmi->dev, "failed to pack vendor infoframe: %zd\n",
731                         err);
732                 return;
733         }
734
735         tegra_hdmi_write_infopack(hdmi, buffer, err);
736
737         value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
738         value |= GENERIC_CTRL_ENABLE;
739         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
740 }
741
742 static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
743                                   const struct tmds_config *tmds)
744 {
745         u32 value;
746
747         tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
748         tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
749         tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
750
751         tegra_hdmi_writel(hdmi, tmds->drive_current,
752                           HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
753
754         value = tegra_hdmi_readl(hdmi, hdmi->config->fuse_override_offset);
755         value |= hdmi->config->fuse_override_value;
756         tegra_hdmi_writel(hdmi, value, hdmi->config->fuse_override_offset);
757
758         if (hdmi->config->has_sor_io_peak_current)
759                 tegra_hdmi_writel(hdmi, tmds->peak_current,
760                                   HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
761 }
762
763 static bool tegra_output_is_hdmi(struct tegra_output *output)
764 {
765         struct edid *edid;
766
767         if (!output->connector.edid_blob_ptr)
768                 return false;
769
770         edid = (struct edid *)output->connector.edid_blob_ptr->data;
771
772         return drm_detect_hdmi_monitor(edid);
773 }
774
775 static int tegra_hdmi_connector_dpms(struct drm_connector *connector,
776                                      int mode)
777 {
778         return 0;
779 }
780
781 static const struct drm_connector_funcs tegra_hdmi_connector_funcs = {
782         .dpms = tegra_hdmi_connector_dpms,
783         .reset = drm_atomic_helper_connector_reset,
784         .detect = tegra_output_connector_detect,
785         .fill_modes = drm_helper_probe_single_connector_modes,
786         .destroy = tegra_output_connector_destroy,
787         .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
788         .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
789 };
790
791 static enum drm_mode_status
792 tegra_hdmi_connector_mode_valid(struct drm_connector *connector,
793                                 struct drm_display_mode *mode)
794 {
795         struct tegra_output *output = connector_to_output(connector);
796         struct tegra_hdmi *hdmi = to_hdmi(output);
797         unsigned long pclk = mode->clock * 1000;
798         enum drm_mode_status status = MODE_OK;
799         struct clk *parent;
800         long err;
801
802         parent = clk_get_parent(hdmi->clk_parent);
803
804         err = clk_round_rate(parent, pclk * 4);
805         if (err <= 0)
806                 status = MODE_NOCLOCK;
807
808         return status;
809 }
810
811 static const struct drm_connector_helper_funcs
812 tegra_hdmi_connector_helper_funcs = {
813         .get_modes = tegra_output_connector_get_modes,
814         .mode_valid = tegra_hdmi_connector_mode_valid,
815         .best_encoder = tegra_output_connector_best_encoder,
816 };
817
818 static const struct drm_encoder_funcs tegra_hdmi_encoder_funcs = {
819         .destroy = tegra_output_encoder_destroy,
820 };
821
822 static void tegra_hdmi_encoder_dpms(struct drm_encoder *encoder, int mode)
823 {
824 }
825
826 static void tegra_hdmi_encoder_prepare(struct drm_encoder *encoder)
827 {
828 }
829
830 static void tegra_hdmi_encoder_commit(struct drm_encoder *encoder)
831 {
832 }
833
834 static void tegra_hdmi_encoder_mode_set(struct drm_encoder *encoder,
835                                         struct drm_display_mode *mode,
836                                         struct drm_display_mode *adjusted)
837 {
838         unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
839         struct tegra_output *output = encoder_to_output(encoder);
840         struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
841         struct device_node *node = output->dev->of_node;
842         struct tegra_hdmi *hdmi = to_hdmi(output);
843         unsigned int pulse_start, div82, pclk;
844         int retries = 1000;
845         u32 value;
846         int err;
847
848         hdmi->dvi = !tegra_output_is_hdmi(output);
849
850         pclk = mode->clock * 1000;
851         h_sync_width = mode->hsync_end - mode->hsync_start;
852         h_back_porch = mode->htotal - mode->hsync_end;
853         h_front_porch = mode->hsync_start - mode->hdisplay;
854
855         err = clk_set_rate(hdmi->clk, pclk);
856         if (err < 0) {
857                 dev_err(hdmi->dev, "failed to set HDMI clock frequency: %d\n",
858                         err);
859         }
860
861         DRM_DEBUG_KMS("HDMI clock rate: %lu Hz\n", clk_get_rate(hdmi->clk));
862
863         /* power up sequence */
864         value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
865         value &= ~SOR_PLL_PDBG;
866         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_PLL0);
867
868         usleep_range(10, 20);
869
870         value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
871         value &= ~SOR_PLL_PWR;
872         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_PLL0);
873
874         tegra_dc_writel(dc, VSYNC_H_POSITION(1),
875                         DC_DISP_DISP_TIMING_OPTIONS);
876         tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE888,
877                         DC_DISP_DISP_COLOR_CONTROL);
878
879         /* video_preamble uses h_pulse2 */
880         pulse_start = 1 + h_sync_width + h_back_porch - 10;
881
882         tegra_dc_writel(dc, H_PULSE_2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
883
884         value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
885                 PULSE_LAST_END_A;
886         tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
887
888         value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
889         tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
890
891         value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
892                 VSYNC_WINDOW_ENABLE;
893         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
894
895         if (dc->pipe)
896                 value = HDMI_SRC_DISPLAYB;
897         else
898                 value = HDMI_SRC_DISPLAYA;
899
900         if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
901                                         (mode->vdisplay == 576)))
902                 tegra_hdmi_writel(hdmi,
903                                   value | ARM_VIDEO_RANGE_FULL,
904                                   HDMI_NV_PDISP_INPUT_CONTROL);
905         else
906                 tegra_hdmi_writel(hdmi,
907                                   value | ARM_VIDEO_RANGE_LIMITED,
908                                   HDMI_NV_PDISP_INPUT_CONTROL);
909
910         div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
911         value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
912         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
913
914         if (!hdmi->dvi) {
915                 err = tegra_hdmi_setup_audio(hdmi, pclk);
916                 if (err < 0)
917                         hdmi->dvi = true;
918         }
919
920         if (of_device_is_compatible(node, "nvidia,tegra20-hdmi")) {
921                 /*
922                  * TODO: add ELD support
923                  */
924         }
925
926         rekey = HDMI_REKEY_DEFAULT;
927         value = HDMI_CTRL_REKEY(rekey);
928         value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
929                                           h_front_porch - rekey - 18) / 32);
930
931         if (!hdmi->dvi)
932                 value |= HDMI_CTRL_ENABLE;
933
934         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
935
936         if (hdmi->dvi)
937                 tegra_hdmi_writel(hdmi, 0x0,
938                                   HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
939         else
940                 tegra_hdmi_writel(hdmi, GENERIC_CTRL_AUDIO,
941                                   HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
942
943         tegra_hdmi_setup_avi_infoframe(hdmi, mode);
944         tegra_hdmi_setup_audio_infoframe(hdmi);
945         tegra_hdmi_setup_stereo_infoframe(hdmi);
946
947         /* TMDS CONFIG */
948         for (i = 0; i < hdmi->config->num_tmds; i++) {
949                 if (pclk <= hdmi->config->tmds[i].pclk) {
950                         tegra_hdmi_setup_tmds(hdmi, &hdmi->config->tmds[i]);
951                         break;
952                 }
953         }
954
955         tegra_hdmi_writel(hdmi,
956                           SOR_SEQ_PU_PC(0) |
957                           SOR_SEQ_PU_PC_ALT(0) |
958                           SOR_SEQ_PD_PC(8) |
959                           SOR_SEQ_PD_PC_ALT(8),
960                           HDMI_NV_PDISP_SOR_SEQ_CTL);
961
962         value = SOR_SEQ_INST_WAIT_TIME(1) |
963                 SOR_SEQ_INST_WAIT_UNITS_VSYNC |
964                 SOR_SEQ_INST_HALT |
965                 SOR_SEQ_INST_PIN_A_LOW |
966                 SOR_SEQ_INST_PIN_B_LOW |
967                 SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
968
969         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
970         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
971
972         value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_CSTM);
973         value &= ~SOR_CSTM_ROTCLK(~0);
974         value |= SOR_CSTM_ROTCLK(2);
975         value |= SOR_CSTM_PLLDIV;
976         value &= ~SOR_CSTM_LVDS_ENABLE;
977         value &= ~SOR_CSTM_MODE_MASK;
978         value |= SOR_CSTM_MODE_TMDS;
979         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
980
981         /* start SOR */
982         tegra_hdmi_writel(hdmi,
983                           SOR_PWR_NORMAL_STATE_PU |
984                           SOR_PWR_NORMAL_START_NORMAL |
985                           SOR_PWR_SAFE_STATE_PD |
986                           SOR_PWR_SETTING_NEW_TRIGGER,
987                           HDMI_NV_PDISP_SOR_PWR);
988         tegra_hdmi_writel(hdmi,
989                           SOR_PWR_NORMAL_STATE_PU |
990                           SOR_PWR_NORMAL_START_NORMAL |
991                           SOR_PWR_SAFE_STATE_PD |
992                           SOR_PWR_SETTING_NEW_DONE,
993                           HDMI_NV_PDISP_SOR_PWR);
994
995         do {
996                 BUG_ON(--retries < 0);
997                 value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
998         } while (value & SOR_PWR_SETTING_NEW_PENDING);
999
1000         value = SOR_STATE_ASY_CRCMODE_COMPLETE |
1001                 SOR_STATE_ASY_OWNER_HEAD0 |
1002                 SOR_STATE_ASY_SUBOWNER_BOTH |
1003                 SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
1004                 SOR_STATE_ASY_DEPOL_POS;
1005
1006         /* setup sync polarities */
1007         if (mode->flags & DRM_MODE_FLAG_PHSYNC)
1008                 value |= SOR_STATE_ASY_HSYNCPOL_POS;
1009
1010         if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1011                 value |= SOR_STATE_ASY_HSYNCPOL_NEG;
1012
1013         if (mode->flags & DRM_MODE_FLAG_PVSYNC)
1014                 value |= SOR_STATE_ASY_VSYNCPOL_POS;
1015
1016         if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1017                 value |= SOR_STATE_ASY_VSYNCPOL_NEG;
1018
1019         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
1020
1021         value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
1022         tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
1023
1024         tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
1025         tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
1026         tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
1027                           HDMI_NV_PDISP_SOR_STATE1);
1028         tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
1029
1030         value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1031         value |= HDMI_ENABLE;
1032         tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
1033
1034         tegra_dc_commit(dc);
1035
1036         /* TODO: add HDCP support */
1037 }
1038
1039 static void tegra_hdmi_encoder_disable(struct drm_encoder *encoder)
1040 {
1041         struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
1042         u32 value;
1043
1044         /*
1045          * The following accesses registers of the display controller, so make
1046          * sure it's only executed when the output is attached to one.
1047          */
1048         if (dc) {
1049                 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1050                 value &= ~HDMI_ENABLE;
1051                 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
1052
1053                 tegra_dc_commit(dc);
1054         }
1055 }
1056
1057 static int
1058 tegra_hdmi_encoder_atomic_check(struct drm_encoder *encoder,
1059                                 struct drm_crtc_state *crtc_state,
1060                                 struct drm_connector_state *conn_state)
1061 {
1062         struct tegra_output *output = encoder_to_output(encoder);
1063         struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
1064         unsigned long pclk = crtc_state->mode.clock * 1000;
1065         struct tegra_hdmi *hdmi = to_hdmi(output);
1066         int err;
1067
1068         err = tegra_dc_state_setup_clock(dc, crtc_state, hdmi->clk_parent,
1069                                          pclk, 0);
1070         if (err < 0) {
1071                 dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
1072                 return err;
1073         }
1074
1075         return err;
1076 }
1077
1078 static const struct drm_encoder_helper_funcs tegra_hdmi_encoder_helper_funcs = {
1079         .dpms = tegra_hdmi_encoder_dpms,
1080         .prepare = tegra_hdmi_encoder_prepare,
1081         .commit = tegra_hdmi_encoder_commit,
1082         .mode_set = tegra_hdmi_encoder_mode_set,
1083         .disable = tegra_hdmi_encoder_disable,
1084         .atomic_check = tegra_hdmi_encoder_atomic_check,
1085 };
1086
1087 static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
1088 {
1089         struct drm_info_node *node = s->private;
1090         struct tegra_hdmi *hdmi = node->info_ent->data;
1091         int err;
1092
1093         err = clk_prepare_enable(hdmi->clk);
1094         if (err)
1095                 return err;
1096
1097 #define DUMP_REG(name)                                          \
1098         seq_printf(s, "%-56s %#05x %08x\n", #name, name,        \
1099                    tegra_hdmi_readl(hdmi, name))
1100
1101         DUMP_REG(HDMI_CTXSW);
1102         DUMP_REG(HDMI_NV_PDISP_SOR_STATE0);
1103         DUMP_REG(HDMI_NV_PDISP_SOR_STATE1);
1104         DUMP_REG(HDMI_NV_PDISP_SOR_STATE2);
1105         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_MSB);
1106         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_LSB);
1107         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_MSB);
1108         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_LSB);
1109         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB);
1110         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB);
1111         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB);
1112         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB);
1113         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB);
1114         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB);
1115         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB);
1116         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB);
1117         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CTRL);
1118         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CMODE);
1119         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB);
1120         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB);
1121         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB);
1122         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2);
1123         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1);
1124         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_RI);
1125         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_MSB);
1126         DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_LSB);
1127         DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU0);
1128         DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0);
1129         DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU1);
1130         DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU2);
1131         DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
1132         DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS);
1133         DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER);
1134         DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW);
1135         DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH);
1136         DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
1137         DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS);
1138         DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER);
1139         DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW);
1140         DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH);
1141         DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW);
1142         DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH);
1143         DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
1144         DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_STATUS);
1145         DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_HEADER);
1146         DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW);
1147         DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH);
1148         DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW);
1149         DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH);
1150         DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW);
1151         DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH);
1152         DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW);
1153         DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH);
1154         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_CTRL);
1155         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW);
1156         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH);
1157         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
1158         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
1159         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW);
1160         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH);
1161         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW);
1162         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH);
1163         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW);
1164         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH);
1165         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW);
1166         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH);
1167         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW);
1168         DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH);
1169         DUMP_REG(HDMI_NV_PDISP_HDMI_CTRL);
1170         DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT);
1171         DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
1172         DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_CTRL);
1173         DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_STATUS);
1174         DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_SUBPACK);
1175         DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1);
1176         DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2);
1177         DUMP_REG(HDMI_NV_PDISP_HDMI_EMU0);
1178         DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1);
1179         DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1_RDATA);
1180         DUMP_REG(HDMI_NV_PDISP_HDMI_SPARE);
1181         DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1);
1182         DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2);
1183         DUMP_REG(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL);
1184         DUMP_REG(HDMI_NV_PDISP_SOR_CAP);
1185         DUMP_REG(HDMI_NV_PDISP_SOR_PWR);
1186         DUMP_REG(HDMI_NV_PDISP_SOR_TEST);
1187         DUMP_REG(HDMI_NV_PDISP_SOR_PLL0);
1188         DUMP_REG(HDMI_NV_PDISP_SOR_PLL1);
1189         DUMP_REG(HDMI_NV_PDISP_SOR_PLL2);
1190         DUMP_REG(HDMI_NV_PDISP_SOR_CSTM);
1191         DUMP_REG(HDMI_NV_PDISP_SOR_LVDS);
1192         DUMP_REG(HDMI_NV_PDISP_SOR_CRCA);
1193         DUMP_REG(HDMI_NV_PDISP_SOR_CRCB);
1194         DUMP_REG(HDMI_NV_PDISP_SOR_BLANK);
1195         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_CTL);
1196         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(0));
1197         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(1));
1198         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(2));
1199         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(3));
1200         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(4));
1201         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(5));
1202         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(6));
1203         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(7));
1204         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(8));
1205         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(9));
1206         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(10));
1207         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(11));
1208         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(12));
1209         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(13));
1210         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(14));
1211         DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(15));
1212         DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA0);
1213         DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA1);
1214         DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA0);
1215         DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA1);
1216         DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA0);
1217         DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA1);
1218         DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA0);
1219         DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA1);
1220         DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA0);
1221         DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA1);
1222         DUMP_REG(HDMI_NV_PDISP_SOR_TRIG);
1223         DUMP_REG(HDMI_NV_PDISP_SOR_MSCHECK);
1224         DUMP_REG(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
1225         DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG0);
1226         DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG1);
1227         DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG2);
1228         DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(0));
1229         DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(1));
1230         DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(2));
1231         DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(3));
1232         DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(4));
1233         DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(5));
1234         DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(6));
1235         DUMP_REG(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH);
1236         DUMP_REG(HDMI_NV_PDISP_AUDIO_THRESHOLD);
1237         DUMP_REG(HDMI_NV_PDISP_AUDIO_CNTRL0);
1238         DUMP_REG(HDMI_NV_PDISP_AUDIO_N);
1239         DUMP_REG(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING);
1240         DUMP_REG(HDMI_NV_PDISP_SOR_REFCLK);
1241         DUMP_REG(HDMI_NV_PDISP_CRC_CONTROL);
1242         DUMP_REG(HDMI_NV_PDISP_INPUT_CONTROL);
1243         DUMP_REG(HDMI_NV_PDISP_SCRATCH);
1244         DUMP_REG(HDMI_NV_PDISP_PE_CURRENT);
1245         DUMP_REG(HDMI_NV_PDISP_KEY_CTRL);
1246         DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG0);
1247         DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG1);
1248         DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG2);
1249         DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_0);
1250         DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_1);
1251         DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_2);
1252         DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_3);
1253         DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG);
1254         DUMP_REG(HDMI_NV_PDISP_KEY_SKEY_INDEX);
1255         DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
1256         DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
1257         DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
1258         DUMP_REG(HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
1259
1260 #undef DUMP_REG
1261
1262         clk_disable_unprepare(hdmi->clk);
1263
1264         return 0;
1265 }
1266
1267 static struct drm_info_list debugfs_files[] = {
1268         { "regs", tegra_hdmi_show_regs, 0, NULL },
1269 };
1270
1271 static int tegra_hdmi_debugfs_init(struct tegra_hdmi *hdmi,
1272                                    struct drm_minor *minor)
1273 {
1274         unsigned int i;
1275         int err;
1276
1277         hdmi->debugfs = debugfs_create_dir("hdmi", minor->debugfs_root);
1278         if (!hdmi->debugfs)
1279                 return -ENOMEM;
1280
1281         hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1282                                       GFP_KERNEL);
1283         if (!hdmi->debugfs_files) {
1284                 err = -ENOMEM;
1285                 goto remove;
1286         }
1287
1288         for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1289                 hdmi->debugfs_files[i].data = hdmi;
1290
1291         err = drm_debugfs_create_files(hdmi->debugfs_files,
1292                                        ARRAY_SIZE(debugfs_files),
1293                                        hdmi->debugfs, minor);
1294         if (err < 0)
1295                 goto free;
1296
1297         hdmi->minor = minor;
1298
1299         return 0;
1300
1301 free:
1302         kfree(hdmi->debugfs_files);
1303         hdmi->debugfs_files = NULL;
1304 remove:
1305         debugfs_remove(hdmi->debugfs);
1306         hdmi->debugfs = NULL;
1307
1308         return err;
1309 }
1310
1311 static void tegra_hdmi_debugfs_exit(struct tegra_hdmi *hdmi)
1312 {
1313         drm_debugfs_remove_files(hdmi->debugfs_files, ARRAY_SIZE(debugfs_files),
1314                                  hdmi->minor);
1315         hdmi->minor = NULL;
1316
1317         kfree(hdmi->debugfs_files);
1318         hdmi->debugfs_files = NULL;
1319
1320         debugfs_remove(hdmi->debugfs);
1321         hdmi->debugfs = NULL;
1322 }
1323
1324 static int tegra_hdmi_init(struct host1x_client *client)
1325 {
1326         struct drm_device *drm = dev_get_drvdata(client->parent);
1327         struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
1328         int err;
1329
1330         hdmi->output.dev = client->dev;
1331
1332         drm_connector_init(drm, &hdmi->output.connector,
1333                            &tegra_hdmi_connector_funcs,
1334                            DRM_MODE_CONNECTOR_HDMIA);
1335         drm_connector_helper_add(&hdmi->output.connector,
1336                                  &tegra_hdmi_connector_helper_funcs);
1337         hdmi->output.connector.dpms = DRM_MODE_DPMS_OFF;
1338
1339         drm_encoder_init(drm, &hdmi->output.encoder, &tegra_hdmi_encoder_funcs,
1340                          DRM_MODE_ENCODER_TMDS);
1341         drm_encoder_helper_add(&hdmi->output.encoder,
1342                                &tegra_hdmi_encoder_helper_funcs);
1343
1344         drm_mode_connector_attach_encoder(&hdmi->output.connector,
1345                                           &hdmi->output.encoder);
1346         drm_connector_register(&hdmi->output.connector);
1347
1348         err = tegra_output_init(drm, &hdmi->output);
1349         if (err < 0) {
1350                 dev_err(client->dev, "failed to initialize output: %d\n", err);
1351                 return err;
1352         }
1353
1354         hdmi->output.encoder.possible_crtcs = 0x3;
1355
1356         if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1357                 err = tegra_hdmi_debugfs_init(hdmi, drm->primary);
1358                 if (err < 0)
1359                         dev_err(client->dev, "debugfs setup failed: %d\n", err);
1360         }
1361
1362         err = regulator_enable(hdmi->hdmi);
1363         if (err < 0) {
1364                 dev_err(client->dev, "failed to enable HDMI regulator: %d\n",
1365                         err);
1366                 return err;
1367         }
1368
1369         err = regulator_enable(hdmi->pll);
1370         if (err < 0) {
1371                 dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
1372                 return err;
1373         }
1374
1375         err = regulator_enable(hdmi->vdd);
1376         if (err < 0) {
1377                 dev_err(hdmi->dev, "failed to enable VDD regulator: %d\n", err);
1378                 return err;
1379         }
1380
1381         err = clk_prepare_enable(hdmi->clk);
1382         if (err < 0) {
1383                 dev_err(hdmi->dev, "failed to enable clock: %d\n", err);
1384                 return err;
1385         }
1386
1387         reset_control_deassert(hdmi->rst);
1388
1389         return 0;
1390 }
1391
1392 static int tegra_hdmi_exit(struct host1x_client *client)
1393 {
1394         struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
1395
1396         tegra_output_exit(&hdmi->output);
1397
1398         reset_control_assert(hdmi->rst);
1399         clk_disable_unprepare(hdmi->clk);
1400
1401         regulator_disable(hdmi->vdd);
1402         regulator_disable(hdmi->pll);
1403         regulator_disable(hdmi->hdmi);
1404
1405         if (IS_ENABLED(CONFIG_DEBUG_FS))
1406                 tegra_hdmi_debugfs_exit(hdmi);
1407
1408         return 0;
1409 }
1410
1411 static const struct host1x_client_ops hdmi_client_ops = {
1412         .init = tegra_hdmi_init,
1413         .exit = tegra_hdmi_exit,
1414 };
1415
1416 static const struct tegra_hdmi_config tegra20_hdmi_config = {
1417         .tmds = tegra20_tmds_config,
1418         .num_tmds = ARRAY_SIZE(tegra20_tmds_config),
1419         .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
1420         .fuse_override_value = 1 << 31,
1421         .has_sor_io_peak_current = false,
1422 };
1423
1424 static const struct tegra_hdmi_config tegra30_hdmi_config = {
1425         .tmds = tegra30_tmds_config,
1426         .num_tmds = ARRAY_SIZE(tegra30_tmds_config),
1427         .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
1428         .fuse_override_value = 1 << 31,
1429         .has_sor_io_peak_current = false,
1430 };
1431
1432 static const struct tegra_hdmi_config tegra114_hdmi_config = {
1433         .tmds = tegra114_tmds_config,
1434         .num_tmds = ARRAY_SIZE(tegra114_tmds_config),
1435         .fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
1436         .fuse_override_value = 1 << 31,
1437         .has_sor_io_peak_current = true,
1438 };
1439
1440 static const struct tegra_hdmi_config tegra124_hdmi_config = {
1441         .tmds = tegra124_tmds_config,
1442         .num_tmds = ARRAY_SIZE(tegra124_tmds_config),
1443         .fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
1444         .fuse_override_value = 1 << 31,
1445         .has_sor_io_peak_current = true,
1446 };
1447
1448 static const struct of_device_id tegra_hdmi_of_match[] = {
1449         { .compatible = "nvidia,tegra124-hdmi", .data = &tegra124_hdmi_config },
1450         { .compatible = "nvidia,tegra114-hdmi", .data = &tegra114_hdmi_config },
1451         { .compatible = "nvidia,tegra30-hdmi", .data = &tegra30_hdmi_config },
1452         { .compatible = "nvidia,tegra20-hdmi", .data = &tegra20_hdmi_config },
1453         { },
1454 };
1455 MODULE_DEVICE_TABLE(of, tegra_hdmi_of_match);
1456
1457 static int tegra_hdmi_probe(struct platform_device *pdev)
1458 {
1459         const struct of_device_id *match;
1460         struct tegra_hdmi *hdmi;
1461         struct resource *regs;
1462         int err;
1463
1464         match = of_match_node(tegra_hdmi_of_match, pdev->dev.of_node);
1465         if (!match)
1466                 return -ENODEV;
1467
1468         hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
1469         if (!hdmi)
1470                 return -ENOMEM;
1471
1472         hdmi->config = match->data;
1473         hdmi->dev = &pdev->dev;
1474         hdmi->audio_source = AUTO;
1475         hdmi->audio_freq = 44100;
1476         hdmi->stereo = false;
1477         hdmi->dvi = false;
1478
1479         hdmi->clk = devm_clk_get(&pdev->dev, NULL);
1480         if (IS_ERR(hdmi->clk)) {
1481                 dev_err(&pdev->dev, "failed to get clock\n");
1482                 return PTR_ERR(hdmi->clk);
1483         }
1484
1485         hdmi->rst = devm_reset_control_get(&pdev->dev, "hdmi");
1486         if (IS_ERR(hdmi->rst)) {
1487                 dev_err(&pdev->dev, "failed to get reset\n");
1488                 return PTR_ERR(hdmi->rst);
1489         }
1490
1491         hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
1492         if (IS_ERR(hdmi->clk_parent))
1493                 return PTR_ERR(hdmi->clk_parent);
1494
1495         err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
1496         if (err < 0) {
1497                 dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
1498                 return err;
1499         }
1500
1501         hdmi->hdmi = devm_regulator_get(&pdev->dev, "hdmi");
1502         if (IS_ERR(hdmi->hdmi)) {
1503                 dev_err(&pdev->dev, "failed to get HDMI regulator\n");
1504                 return PTR_ERR(hdmi->hdmi);
1505         }
1506
1507         hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
1508         if (IS_ERR(hdmi->pll)) {
1509                 dev_err(&pdev->dev, "failed to get PLL regulator\n");
1510                 return PTR_ERR(hdmi->pll);
1511         }
1512
1513         hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
1514         if (IS_ERR(hdmi->vdd)) {
1515                 dev_err(&pdev->dev, "failed to get VDD regulator\n");
1516                 return PTR_ERR(hdmi->vdd);
1517         }
1518
1519         hdmi->output.dev = &pdev->dev;
1520
1521         err = tegra_output_probe(&hdmi->output);
1522         if (err < 0)
1523                 return err;
1524
1525         regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1526         hdmi->regs = devm_ioremap_resource(&pdev->dev, regs);
1527         if (IS_ERR(hdmi->regs))
1528                 return PTR_ERR(hdmi->regs);
1529
1530         err = platform_get_irq(pdev, 0);
1531         if (err < 0)
1532                 return err;
1533
1534         hdmi->irq = err;
1535
1536         INIT_LIST_HEAD(&hdmi->client.list);
1537         hdmi->client.ops = &hdmi_client_ops;
1538         hdmi->client.dev = &pdev->dev;
1539
1540         err = host1x_client_register(&hdmi->client);
1541         if (err < 0) {
1542                 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
1543                         err);
1544                 return err;
1545         }
1546
1547         platform_set_drvdata(pdev, hdmi);
1548
1549         return 0;
1550 }
1551
1552 static int tegra_hdmi_remove(struct platform_device *pdev)
1553 {
1554         struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
1555         int err;
1556
1557         err = host1x_client_unregister(&hdmi->client);
1558         if (err < 0) {
1559                 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
1560                         err);
1561                 return err;
1562         }
1563
1564         tegra_output_remove(&hdmi->output);
1565
1566         clk_disable_unprepare(hdmi->clk_parent);
1567         clk_disable_unprepare(hdmi->clk);
1568
1569         return 0;
1570 }
1571
1572 struct platform_driver tegra_hdmi_driver = {
1573         .driver = {
1574                 .name = "tegra-hdmi",
1575                 .owner = THIS_MODULE,
1576                 .of_match_table = tegra_hdmi_of_match,
1577         },
1578         .probe = tegra_hdmi_probe,
1579         .remove = tegra_hdmi_remove,
1580 };