Merge tag 'drm-intel-next-2015-09-11' of git://anongit.freedesktop.org/drm-intel...
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / i915 / intel_dsi.c
1 /*
2  * Copyright © 2013 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21  * DEALINGS IN THE SOFTWARE.
22  *
23  * Author: Jani Nikula <jani.nikula@intel.com>
24  */
25
26 #include <drm/drmP.h>
27 #include <drm/drm_atomic_helper.h>
28 #include <drm/drm_crtc.h>
29 #include <drm/drm_edid.h>
30 #include <drm/i915_drm.h>
31 #include <drm/drm_panel.h>
32 #include <drm/drm_mipi_dsi.h>
33 #include <linux/slab.h>
34 #include <linux/gpio/consumer.h>
35 #include "i915_drv.h"
36 #include "intel_drv.h"
37 #include "intel_dsi.h"
38
39 static const struct {
40         u16 panel_id;
41         struct drm_panel * (*init)(struct intel_dsi *intel_dsi, u16 panel_id);
42 } intel_dsi_drivers[] = {
43         {
44                 .panel_id = MIPI_DSI_GENERIC_PANEL_ID,
45                 .init = vbt_panel_init,
46         },
47 };
48
49 static void wait_for_dsi_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
50 {
51         struct drm_encoder *encoder = &intel_dsi->base.base;
52         struct drm_device *dev = encoder->dev;
53         struct drm_i915_private *dev_priv = dev->dev_private;
54         u32 mask;
55
56         mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
57                 LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
58
59         if (wait_for((I915_READ(MIPI_GEN_FIFO_STAT(port)) & mask) == mask, 100))
60                 DRM_ERROR("DPI FIFOs are not empty\n");
61 }
62
63 static void write_data(struct drm_i915_private *dev_priv, u32 reg,
64                        const u8 *data, u32 len)
65 {
66         u32 i, j;
67
68         for (i = 0; i < len; i += 4) {
69                 u32 val = 0;
70
71                 for (j = 0; j < min_t(u32, len - i, 4); j++)
72                         val |= *data++ << 8 * j;
73
74                 I915_WRITE(reg, val);
75         }
76 }
77
78 static void read_data(struct drm_i915_private *dev_priv, u32 reg,
79                       u8 *data, u32 len)
80 {
81         u32 i, j;
82
83         for (i = 0; i < len; i += 4) {
84                 u32 val = I915_READ(reg);
85
86                 for (j = 0; j < min_t(u32, len - i, 4); j++)
87                         *data++ = val >> 8 * j;
88         }
89 }
90
91 static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
92                                        const struct mipi_dsi_msg *msg)
93 {
94         struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
95         struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
96         struct drm_i915_private *dev_priv = dev->dev_private;
97         enum port port = intel_dsi_host->port;
98         struct mipi_dsi_packet packet;
99         ssize_t ret;
100         const u8 *header, *data;
101         u32 data_reg, data_mask, ctrl_reg, ctrl_mask;
102
103         ret = mipi_dsi_create_packet(&packet, msg);
104         if (ret < 0)
105                 return ret;
106
107         header = packet.header;
108         data = packet.payload;
109
110         if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
111                 data_reg = MIPI_LP_GEN_DATA(port);
112                 data_mask = LP_DATA_FIFO_FULL;
113                 ctrl_reg = MIPI_LP_GEN_CTRL(port);
114                 ctrl_mask = LP_CTRL_FIFO_FULL;
115         } else {
116                 data_reg = MIPI_HS_GEN_DATA(port);
117                 data_mask = HS_DATA_FIFO_FULL;
118                 ctrl_reg = MIPI_HS_GEN_CTRL(port);
119                 ctrl_mask = HS_CTRL_FIFO_FULL;
120         }
121
122         /* note: this is never true for reads */
123         if (packet.payload_length) {
124
125                 if (wait_for((I915_READ(MIPI_GEN_FIFO_STAT(port)) & data_mask) == 0, 50))
126                         DRM_ERROR("Timeout waiting for HS/LP DATA FIFO !full\n");
127
128                 write_data(dev_priv, data_reg, packet.payload,
129                            packet.payload_length);
130         }
131
132         if (msg->rx_len) {
133                 I915_WRITE(MIPI_INTR_STAT(port), GEN_READ_DATA_AVAIL);
134         }
135
136         if (wait_for((I915_READ(MIPI_GEN_FIFO_STAT(port)) & ctrl_mask) == 0, 50)) {
137                 DRM_ERROR("Timeout waiting for HS/LP CTRL FIFO !full\n");
138         }
139
140         I915_WRITE(ctrl_reg, header[2] << 16 | header[1] << 8 | header[0]);
141
142         /* ->rx_len is set only for reads */
143         if (msg->rx_len) {
144                 data_mask = GEN_READ_DATA_AVAIL;
145                 if (wait_for((I915_READ(MIPI_INTR_STAT(port)) & data_mask) == data_mask, 50))
146                         DRM_ERROR("Timeout waiting for read data.\n");
147
148                 read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
149         }
150
151         /* XXX: fix for reads and writes */
152         return 4 + packet.payload_length;
153 }
154
155 static int intel_dsi_host_attach(struct mipi_dsi_host *host,
156                                  struct mipi_dsi_device *dsi)
157 {
158         return 0;
159 }
160
161 static int intel_dsi_host_detach(struct mipi_dsi_host *host,
162                                  struct mipi_dsi_device *dsi)
163 {
164         return 0;
165 }
166
167 static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
168         .attach = intel_dsi_host_attach,
169         .detach = intel_dsi_host_detach,
170         .transfer = intel_dsi_host_transfer,
171 };
172
173 static struct intel_dsi_host *intel_dsi_host_init(struct intel_dsi *intel_dsi,
174                                                   enum port port)
175 {
176         struct intel_dsi_host *host;
177         struct mipi_dsi_device *device;
178
179         host = kzalloc(sizeof(*host), GFP_KERNEL);
180         if (!host)
181                 return NULL;
182
183         host->base.ops = &intel_dsi_host_ops;
184         host->intel_dsi = intel_dsi;
185         host->port = port;
186
187         /*
188          * We should call mipi_dsi_host_register(&host->base) here, but we don't
189          * have a host->dev, and we don't have OF stuff either. So just use the
190          * dsi framework as a library and hope for the best. Create the dsi
191          * devices by ourselves here too. Need to be careful though, because we
192          * don't initialize any of the driver model devices here.
193          */
194         device = kzalloc(sizeof(*device), GFP_KERNEL);
195         if (!device) {
196                 kfree(host);
197                 return NULL;
198         }
199
200         device->host = &host->base;
201         host->device = device;
202
203         return host;
204 }
205
206 /*
207  * send a video mode command
208  *
209  * XXX: commands with data in MIPI_DPI_DATA?
210  */
211 static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
212                         enum port port)
213 {
214         struct drm_encoder *encoder = &intel_dsi->base.base;
215         struct drm_device *dev = encoder->dev;
216         struct drm_i915_private *dev_priv = dev->dev_private;
217         u32 mask;
218
219         /* XXX: pipe, hs */
220         if (hs)
221                 cmd &= ~DPI_LP_MODE;
222         else
223                 cmd |= DPI_LP_MODE;
224
225         /* clear bit */
226         I915_WRITE(MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
227
228         /* XXX: old code skips write if control unchanged */
229         if (cmd == I915_READ(MIPI_DPI_CONTROL(port)))
230                 DRM_ERROR("Same special packet %02x twice in a row.\n", cmd);
231
232         I915_WRITE(MIPI_DPI_CONTROL(port), cmd);
233
234         mask = SPL_PKT_SENT_INTERRUPT;
235         if (wait_for((I915_READ(MIPI_INTR_STAT(port)) & mask) == mask, 100))
236                 DRM_ERROR("Video mode command 0x%08x send failed.\n", cmd);
237
238         return 0;
239 }
240
241 static void band_gap_reset(struct drm_i915_private *dev_priv)
242 {
243         mutex_lock(&dev_priv->sb_lock);
244
245         vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
246         vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
247         vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
248         udelay(150);
249         vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
250         vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
251
252         mutex_unlock(&dev_priv->sb_lock);
253 }
254
255 static inline bool is_vid_mode(struct intel_dsi *intel_dsi)
256 {
257         return intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE;
258 }
259
260 static inline bool is_cmd_mode(struct intel_dsi *intel_dsi)
261 {
262         return intel_dsi->operation_mode == INTEL_DSI_COMMAND_MODE;
263 }
264
265 static bool intel_dsi_compute_config(struct intel_encoder *encoder,
266                                      struct intel_crtc_state *config)
267 {
268         struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
269                                                    base);
270         struct intel_connector *intel_connector = intel_dsi->attached_connector;
271         struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
272         struct drm_display_mode *adjusted_mode = &config->base.adjusted_mode;
273
274         DRM_DEBUG_KMS("\n");
275
276         if (fixed_mode)
277                 intel_fixed_panel_mode(fixed_mode, adjusted_mode);
278
279         /* DSI uses short packets for sync events, so clear mode flags for DSI */
280         adjusted_mode->flags = 0;
281
282         return true;
283 }
284
285 static void intel_dsi_port_enable(struct intel_encoder *encoder)
286 {
287         struct drm_device *dev = encoder->base.dev;
288         struct drm_i915_private *dev_priv = dev->dev_private;
289         struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
290         struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
291         enum port port;
292         u32 temp;
293
294         if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
295                 temp = I915_READ(VLV_CHICKEN_3);
296                 temp &= ~PIXEL_OVERLAP_CNT_MASK |
297                                         intel_dsi->pixel_overlap <<
298                                         PIXEL_OVERLAP_CNT_SHIFT;
299                 I915_WRITE(VLV_CHICKEN_3, temp);
300         }
301
302         for_each_dsi_port(port, intel_dsi->ports) {
303                 temp = I915_READ(MIPI_PORT_CTRL(port));
304                 temp &= ~LANE_CONFIGURATION_MASK;
305                 temp &= ~DUAL_LINK_MODE_MASK;
306
307                 if (intel_dsi->ports == ((1 << PORT_A) | (1 << PORT_C))) {
308                         temp |= (intel_dsi->dual_link - 1)
309                                                 << DUAL_LINK_MODE_SHIFT;
310                         temp |= intel_crtc->pipe ?
311                                         LANE_CONFIGURATION_DUAL_LINK_B :
312                                         LANE_CONFIGURATION_DUAL_LINK_A;
313                 }
314                 /* assert ip_tg_enable signal */
315                 I915_WRITE(MIPI_PORT_CTRL(port), temp | DPI_ENABLE);
316                 POSTING_READ(MIPI_PORT_CTRL(port));
317         }
318 }
319
320 static void intel_dsi_port_disable(struct intel_encoder *encoder)
321 {
322         struct drm_device *dev = encoder->base.dev;
323         struct drm_i915_private *dev_priv = dev->dev_private;
324         struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
325         enum port port;
326         u32 temp;
327
328         for_each_dsi_port(port, intel_dsi->ports) {
329                 /* de-assert ip_tg_enable signal */
330                 temp = I915_READ(MIPI_PORT_CTRL(port));
331                 I915_WRITE(MIPI_PORT_CTRL(port), temp & ~DPI_ENABLE);
332                 POSTING_READ(MIPI_PORT_CTRL(port));
333         }
334 }
335
336 static void intel_dsi_device_ready(struct intel_encoder *encoder)
337 {
338         struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
339         struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
340         enum port port;
341         u32 val;
342
343         DRM_DEBUG_KMS("\n");
344
345         mutex_lock(&dev_priv->sb_lock);
346         /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
347          * needed everytime after power gate */
348         vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
349         mutex_unlock(&dev_priv->sb_lock);
350
351         /* bandgap reset is needed after everytime we do power gate */
352         band_gap_reset(dev_priv);
353
354         for_each_dsi_port(port, intel_dsi->ports) {
355
356                 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER);
357                 usleep_range(2500, 3000);
358
359                 /* Enable MIPI PHY transparent latch
360                  * Common bit for both MIPI Port A & MIPI Port C
361                  * No similar bit in MIPI Port C reg
362                  */
363                 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
364                 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD);
365                 usleep_range(1000, 1500);
366
367                 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_EXIT);
368                 usleep_range(2500, 3000);
369
370                 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY);
371                 usleep_range(2500, 3000);
372         }
373 }
374
375 static void intel_dsi_enable(struct intel_encoder *encoder)
376 {
377         struct drm_device *dev = encoder->base.dev;
378         struct drm_i915_private *dev_priv = dev->dev_private;
379         struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
380         enum port port;
381
382         DRM_DEBUG_KMS("\n");
383
384         if (is_cmd_mode(intel_dsi)) {
385                 for_each_dsi_port(port, intel_dsi->ports)
386                         I915_WRITE(MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
387         } else {
388                 msleep(20); /* XXX */
389                 for_each_dsi_port(port, intel_dsi->ports)
390                         dpi_send_cmd(intel_dsi, TURN_ON, false, port);
391                 msleep(100);
392
393                 drm_panel_enable(intel_dsi->panel);
394
395                 for_each_dsi_port(port, intel_dsi->ports)
396                         wait_for_dsi_fifo_empty(intel_dsi, port);
397
398                 intel_dsi_port_enable(encoder);
399         }
400
401         intel_panel_enable_backlight(intel_dsi->attached_connector);
402 }
403
404 static void intel_dsi_pre_enable(struct intel_encoder *encoder)
405 {
406         struct drm_device *dev = encoder->base.dev;
407         struct drm_i915_private *dev_priv = dev->dev_private;
408         struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
409         struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
410         enum pipe pipe = intel_crtc->pipe;
411         enum port port;
412         u32 tmp;
413
414         DRM_DEBUG_KMS("\n");
415
416         /* Panel Enable over CRC PMIC */
417         if (intel_dsi->gpio_panel)
418                 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 1);
419
420         msleep(intel_dsi->panel_on_delay);
421
422         /* Disable DPOunit clock gating, can stall pipe
423          * and we need DPLL REFA always enabled */
424         tmp = I915_READ(DPLL(pipe));
425         tmp |= DPLL_REF_CLK_ENABLE_VLV;
426         I915_WRITE(DPLL(pipe), tmp);
427
428         /* update the hw state for DPLL */
429         intel_crtc->config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
430                 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
431
432         tmp = I915_READ(DSPCLK_GATE_D);
433         tmp |= DPOUNIT_CLOCK_GATE_DISABLE;
434         I915_WRITE(DSPCLK_GATE_D, tmp);
435
436         /* put device in ready state */
437         intel_dsi_device_ready(encoder);
438
439         drm_panel_prepare(intel_dsi->panel);
440
441         for_each_dsi_port(port, intel_dsi->ports)
442                 wait_for_dsi_fifo_empty(intel_dsi, port);
443
444         /* Enable port in pre-enable phase itself because as per hw team
445          * recommendation, port should be enabled befor plane & pipe */
446         intel_dsi_enable(encoder);
447 }
448
449 static void intel_dsi_enable_nop(struct intel_encoder *encoder)
450 {
451         DRM_DEBUG_KMS("\n");
452
453         /* for DSI port enable has to be done before pipe
454          * and plane enable, so port enable is done in
455          * pre_enable phase itself unlike other encoders
456          */
457 }
458
459 static void intel_dsi_pre_disable(struct intel_encoder *encoder)
460 {
461         struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
462         enum port port;
463
464         DRM_DEBUG_KMS("\n");
465
466         intel_panel_disable_backlight(intel_dsi->attached_connector);
467
468         if (is_vid_mode(intel_dsi)) {
469                 /* Send Shutdown command to the panel in LP mode */
470                 for_each_dsi_port(port, intel_dsi->ports)
471                         dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
472                 msleep(10);
473         }
474 }
475
476 static void intel_dsi_disable(struct intel_encoder *encoder)
477 {
478         struct drm_device *dev = encoder->base.dev;
479         struct drm_i915_private *dev_priv = dev->dev_private;
480         struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
481         enum port port;
482         u32 temp;
483
484         DRM_DEBUG_KMS("\n");
485
486         if (is_vid_mode(intel_dsi)) {
487                 for_each_dsi_port(port, intel_dsi->ports)
488                         wait_for_dsi_fifo_empty(intel_dsi, port);
489
490                 intel_dsi_port_disable(encoder);
491                 msleep(2);
492         }
493
494         for_each_dsi_port(port, intel_dsi->ports) {
495                 /* Panel commands can be sent when clock is in LP11 */
496                 I915_WRITE(MIPI_DEVICE_READY(port), 0x0);
497
498                 temp = I915_READ(MIPI_CTRL(port));
499                 temp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
500                 I915_WRITE(MIPI_CTRL(port), temp |
501                            intel_dsi->escape_clk_div <<
502                            ESCAPE_CLOCK_DIVIDER_SHIFT);
503
504                 I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
505
506                 temp = I915_READ(MIPI_DSI_FUNC_PRG(port));
507                 temp &= ~VID_MODE_FORMAT_MASK;
508                 I915_WRITE(MIPI_DSI_FUNC_PRG(port), temp);
509
510                 I915_WRITE(MIPI_DEVICE_READY(port), 0x1);
511         }
512         /* if disable packets are sent before sending shutdown packet then in
513          * some next enable sequence send turn on packet error is observed */
514         drm_panel_disable(intel_dsi->panel);
515
516         for_each_dsi_port(port, intel_dsi->ports)
517                 wait_for_dsi_fifo_empty(intel_dsi, port);
518 }
519
520 static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
521 {
522         struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
523         struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
524         enum port port;
525         u32 val;
526
527         DRM_DEBUG_KMS("\n");
528         for_each_dsi_port(port, intel_dsi->ports) {
529
530                 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
531                                                         ULPS_STATE_ENTER);
532                 usleep_range(2000, 2500);
533
534                 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
535                                                         ULPS_STATE_EXIT);
536                 usleep_range(2000, 2500);
537
538                 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
539                                                         ULPS_STATE_ENTER);
540                 usleep_range(2000, 2500);
541
542                 /* Wait till Clock lanes are in LP-00 state for MIPI Port A
543                  * only. MIPI Port C has no similar bit for checking
544                  */
545                 if (wait_for(((I915_READ(MIPI_PORT_CTRL(PORT_A)) & AFE_LATCHOUT)
546                                                         == 0x00000), 30))
547                         DRM_ERROR("DSI LP not going Low\n");
548
549                 /* Disable MIPI PHY transparent latch
550                  * Common bit for both MIPI Port A & MIPI Port C
551                  */
552                 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
553                 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val & ~LP_OUTPUT_HOLD);
554                 usleep_range(1000, 1500);
555
556                 I915_WRITE(MIPI_DEVICE_READY(port), 0x00);
557                 usleep_range(2000, 2500);
558         }
559
560         vlv_disable_dsi_pll(encoder);
561 }
562
563 static void intel_dsi_post_disable(struct intel_encoder *encoder)
564 {
565         struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
566         struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
567         u32 val;
568
569         DRM_DEBUG_KMS("\n");
570
571         intel_dsi_disable(encoder);
572
573         intel_dsi_clear_device_ready(encoder);
574
575         val = I915_READ(DSPCLK_GATE_D);
576         val &= ~DPOUNIT_CLOCK_GATE_DISABLE;
577         I915_WRITE(DSPCLK_GATE_D, val);
578
579         drm_panel_unprepare(intel_dsi->panel);
580
581         msleep(intel_dsi->panel_off_delay);
582         msleep(intel_dsi->panel_pwr_cycle_delay);
583
584         /* Panel Disable over CRC PMIC */
585         if (intel_dsi->gpio_panel)
586                 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 0);
587 }
588
589 static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
590                                    enum pipe *pipe)
591 {
592         struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
593         struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
594         struct drm_device *dev = encoder->base.dev;
595         enum intel_display_power_domain power_domain;
596         u32 dpi_enabled, func;
597         enum port port;
598
599         DRM_DEBUG_KMS("\n");
600
601         power_domain = intel_display_port_power_domain(encoder);
602         if (!intel_display_power_is_enabled(dev_priv, power_domain))
603                 return false;
604
605         /* XXX: this only works for one DSI output */
606         for_each_dsi_port(port, intel_dsi->ports) {
607                 func = I915_READ(MIPI_DSI_FUNC_PRG(port));
608                 dpi_enabled = I915_READ(MIPI_PORT_CTRL(port)) &
609                                                         DPI_ENABLE;
610
611                 /* Due to some hardware limitations on BYT, MIPI Port C DPI
612                  * Enable bit does not get set. To check whether DSI Port C
613                  * was enabled in BIOS, check the Pipe B enable bit
614                  */
615                 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
616                     (port == PORT_C))
617                         dpi_enabled = I915_READ(PIPECONF(PIPE_B)) &
618                                                         PIPECONF_ENABLE;
619
620                 if (dpi_enabled || (func & CMD_MODE_DATA_WIDTH_MASK)) {
621                         if (I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY) {
622                                 *pipe = port == PORT_A ? PIPE_A : PIPE_B;
623                                 return true;
624                         }
625                 }
626         }
627
628         return false;
629 }
630
631 static void intel_dsi_get_config(struct intel_encoder *encoder,
632                                  struct intel_crtc_state *pipe_config)
633 {
634         u32 pclk;
635         DRM_DEBUG_KMS("\n");
636
637         /*
638          * DPLL_MD is not used in case of DSI, reading will get some default value
639          * set dpll_md = 0
640          */
641         pipe_config->dpll_hw_state.dpll_md = 0;
642
643         pclk = vlv_get_dsi_pclk(encoder, pipe_config->pipe_bpp);
644         if (!pclk)
645                 return;
646
647         pipe_config->base.adjusted_mode.crtc_clock = pclk;
648         pipe_config->port_clock = pclk;
649 }
650
651 static enum drm_mode_status
652 intel_dsi_mode_valid(struct drm_connector *connector,
653                      struct drm_display_mode *mode)
654 {
655         struct intel_connector *intel_connector = to_intel_connector(connector);
656         struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
657         int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
658
659         DRM_DEBUG_KMS("\n");
660
661         if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
662                 DRM_DEBUG_KMS("MODE_NO_DBLESCAN\n");
663                 return MODE_NO_DBLESCAN;
664         }
665
666         if (fixed_mode) {
667                 if (mode->hdisplay > fixed_mode->hdisplay)
668                         return MODE_PANEL;
669                 if (mode->vdisplay > fixed_mode->vdisplay)
670                         return MODE_PANEL;
671                 if (fixed_mode->clock > max_dotclk)
672                         return MODE_CLOCK_HIGH;
673         }
674
675         return MODE_OK;
676 }
677
678 /* return txclkesc cycles in terms of divider and duration in us */
679 static u16 txclkesc(u32 divider, unsigned int us)
680 {
681         switch (divider) {
682         case ESCAPE_CLOCK_DIVIDER_1:
683         default:
684                 return 20 * us;
685         case ESCAPE_CLOCK_DIVIDER_2:
686                 return 10 * us;
687         case ESCAPE_CLOCK_DIVIDER_4:
688                 return 5 * us;
689         }
690 }
691
692 /* return pixels in terms of txbyteclkhs */
693 static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
694                        u16 burst_mode_ratio)
695 {
696         return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
697                                          8 * 100), lane_count);
698 }
699
700 static void set_dsi_timings(struct drm_encoder *encoder,
701                             const struct drm_display_mode *mode)
702 {
703         struct drm_device *dev = encoder->dev;
704         struct drm_i915_private *dev_priv = dev->dev_private;
705         struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
706         struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
707         enum port port;
708         unsigned int bpp = intel_crtc->config->pipe_bpp;
709         unsigned int lane_count = intel_dsi->lane_count;
710
711         u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
712
713         hactive = mode->hdisplay;
714         hfp = mode->hsync_start - mode->hdisplay;
715         hsync = mode->hsync_end - mode->hsync_start;
716         hbp = mode->htotal - mode->hsync_end;
717
718         if (intel_dsi->dual_link) {
719                 hactive /= 2;
720                 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
721                         hactive += intel_dsi->pixel_overlap;
722                 hfp /= 2;
723                 hsync /= 2;
724                 hbp /= 2;
725         }
726
727         vfp = mode->vsync_start - mode->vdisplay;
728         vsync = mode->vsync_end - mode->vsync_start;
729         vbp = mode->vtotal - mode->vsync_end;
730
731         /* horizontal values are in terms of high speed byte clock */
732         hactive = txbyteclkhs(hactive, bpp, lane_count,
733                               intel_dsi->burst_mode_ratio);
734         hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
735         hsync = txbyteclkhs(hsync, bpp, lane_count,
736                             intel_dsi->burst_mode_ratio);
737         hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
738
739         for_each_dsi_port(port, intel_dsi->ports) {
740                 I915_WRITE(MIPI_HACTIVE_AREA_COUNT(port), hactive);
741                 I915_WRITE(MIPI_HFP_COUNT(port), hfp);
742
743                 /* meaningful for video mode non-burst sync pulse mode only,
744                  * can be zero for non-burst sync events and burst modes */
745                 I915_WRITE(MIPI_HSYNC_PADDING_COUNT(port), hsync);
746                 I915_WRITE(MIPI_HBP_COUNT(port), hbp);
747
748                 /* vertical values are in terms of lines */
749                 I915_WRITE(MIPI_VFP_COUNT(port), vfp);
750                 I915_WRITE(MIPI_VSYNC_PADDING_COUNT(port), vsync);
751                 I915_WRITE(MIPI_VBP_COUNT(port), vbp);
752         }
753 }
754
755 static void intel_dsi_prepare(struct intel_encoder *intel_encoder)
756 {
757         struct drm_encoder *encoder = &intel_encoder->base;
758         struct drm_device *dev = encoder->dev;
759         struct drm_i915_private *dev_priv = dev->dev_private;
760         struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
761         struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
762         struct drm_display_mode *adjusted_mode =
763                 &intel_crtc->config->base.adjusted_mode;
764         enum port port;
765         unsigned int bpp = intel_crtc->config->pipe_bpp;
766         u32 val, tmp;
767         u16 mode_hdisplay;
768
769         DRM_DEBUG_KMS("pipe %c\n", pipe_name(intel_crtc->pipe));
770
771         mode_hdisplay = adjusted_mode->hdisplay;
772
773         if (intel_dsi->dual_link) {
774                 mode_hdisplay /= 2;
775                 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
776                         mode_hdisplay += intel_dsi->pixel_overlap;
777         }
778
779         for_each_dsi_port(port, intel_dsi->ports) {
780                 /* escape clock divider, 20MHz, shared for A and C.
781                  * device ready must be off when doing this! txclkesc? */
782                 tmp = I915_READ(MIPI_CTRL(PORT_A));
783                 tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
784                 I915_WRITE(MIPI_CTRL(PORT_A), tmp | ESCAPE_CLOCK_DIVIDER_1);
785
786                 /* read request priority is per pipe */
787                 tmp = I915_READ(MIPI_CTRL(port));
788                 tmp &= ~READ_REQUEST_PRIORITY_MASK;
789                 I915_WRITE(MIPI_CTRL(port), tmp | READ_REQUEST_PRIORITY_HIGH);
790
791                 /* XXX: why here, why like this? handling in irq handler?! */
792                 I915_WRITE(MIPI_INTR_STAT(port), 0xffffffff);
793                 I915_WRITE(MIPI_INTR_EN(port), 0xffffffff);
794
795                 I915_WRITE(MIPI_DPHY_PARAM(port), intel_dsi->dphy_reg);
796
797                 I915_WRITE(MIPI_DPI_RESOLUTION(port),
798                         adjusted_mode->vdisplay << VERTICAL_ADDRESS_SHIFT |
799                         mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
800         }
801
802         set_dsi_timings(encoder, adjusted_mode);
803
804         val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
805         if (is_cmd_mode(intel_dsi)) {
806                 val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
807                 val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
808         } else {
809                 val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
810
811                 /* XXX: cross-check bpp vs. pixel format? */
812                 val |= intel_dsi->pixel_format;
813         }
814
815         tmp = 0;
816         if (intel_dsi->eotp_pkt == 0)
817                 tmp |= EOT_DISABLE;
818         if (intel_dsi->clock_stop)
819                 tmp |= CLOCKSTOP;
820
821         for_each_dsi_port(port, intel_dsi->ports) {
822                 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
823
824                 /* timeouts for recovery. one frame IIUC. if counter expires,
825                  * EOT and stop state. */
826
827                 /*
828                  * In burst mode, value greater than one DPI line Time in byte
829                  * clock (txbyteclkhs) To timeout this timer 1+ of the above
830                  * said value is recommended.
831                  *
832                  * In non-burst mode, Value greater than one DPI frame time in
833                  * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
834                  * said value is recommended.
835                  *
836                  * In DBI only mode, value greater than one DBI frame time in
837                  * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
838                  * said value is recommended.
839                  */
840
841                 if (is_vid_mode(intel_dsi) &&
842                         intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
843                         I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
844                                 txbyteclkhs(adjusted_mode->htotal, bpp,
845                                         intel_dsi->lane_count,
846                                         intel_dsi->burst_mode_ratio) + 1);
847                 } else {
848                         I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
849                                 txbyteclkhs(adjusted_mode->vtotal *
850                                         adjusted_mode->htotal,
851                                         bpp, intel_dsi->lane_count,
852                                         intel_dsi->burst_mode_ratio) + 1);
853                 }
854                 I915_WRITE(MIPI_LP_RX_TIMEOUT(port), intel_dsi->lp_rx_timeout);
855                 I915_WRITE(MIPI_TURN_AROUND_TIMEOUT(port),
856                                                 intel_dsi->turn_arnd_val);
857                 I915_WRITE(MIPI_DEVICE_RESET_TIMER(port),
858                                                 intel_dsi->rst_timer_val);
859
860                 /* dphy stuff */
861
862                 /* in terms of low power clock */
863                 I915_WRITE(MIPI_INIT_COUNT(port),
864                                 txclkesc(intel_dsi->escape_clk_div, 100));
865
866
867                 /* recovery disables */
868                 I915_WRITE(MIPI_EOT_DISABLE(port), tmp);
869
870                 /* in terms of low power clock */
871                 I915_WRITE(MIPI_INIT_COUNT(port), intel_dsi->init_count);
872
873                 /* in terms of txbyteclkhs. actual high to low switch +
874                  * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
875                  *
876                  * XXX: write MIPI_STOP_STATE_STALL?
877                  */
878                 I915_WRITE(MIPI_HIGH_LOW_SWITCH_COUNT(port),
879                                                 intel_dsi->hs_to_lp_count);
880
881                 /* XXX: low power clock equivalence in terms of byte clock.
882                  * the number of byte clocks occupied in one low power clock.
883                  * based on txbyteclkhs and txclkesc.
884                  * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
885                  * ) / 105.???
886                  */
887                 I915_WRITE(MIPI_LP_BYTECLK(port), intel_dsi->lp_byte_clk);
888
889                 /* the bw essential for transmitting 16 long packets containing
890                  * 252 bytes meant for dcs write memory command is programmed in
891                  * this register in terms of byte clocks. based on dsi transfer
892                  * rate and the number of lanes configured the time taken to
893                  * transmit 16 long packets in a dsi stream varies. */
894                 I915_WRITE(MIPI_DBI_BW_CTRL(port), intel_dsi->bw_timer);
895
896                 I915_WRITE(MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
897                 intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT |
898                 intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
899
900                 if (is_vid_mode(intel_dsi))
901                         /* Some panels might have resolution which is not a
902                          * multiple of 64 like 1366 x 768. Enable RANDOM
903                          * resolution support for such panels by default */
904                         I915_WRITE(MIPI_VIDEO_MODE_FORMAT(port),
905                                 intel_dsi->video_frmt_cfg_bits |
906                                 intel_dsi->video_mode_format |
907                                 IP_TG_CONFIG |
908                                 RANDOM_DPI_DISPLAY_RESOLUTION);
909         }
910 }
911
912 static void intel_dsi_pre_pll_enable(struct intel_encoder *encoder)
913 {
914         DRM_DEBUG_KMS("\n");
915
916         intel_dsi_prepare(encoder);
917
918         vlv_enable_dsi_pll(encoder);
919 }
920
921 static enum drm_connector_status
922 intel_dsi_detect(struct drm_connector *connector, bool force)
923 {
924         return connector_status_connected;
925 }
926
927 static int intel_dsi_get_modes(struct drm_connector *connector)
928 {
929         struct intel_connector *intel_connector = to_intel_connector(connector);
930         struct drm_display_mode *mode;
931
932         DRM_DEBUG_KMS("\n");
933
934         if (!intel_connector->panel.fixed_mode) {
935                 DRM_DEBUG_KMS("no fixed mode\n");
936                 return 0;
937         }
938
939         mode = drm_mode_duplicate(connector->dev,
940                                   intel_connector->panel.fixed_mode);
941         if (!mode) {
942                 DRM_DEBUG_KMS("drm_mode_duplicate failed\n");
943                 return 0;
944         }
945
946         drm_mode_probed_add(connector, mode);
947         return 1;
948 }
949
950 static void intel_dsi_connector_destroy(struct drm_connector *connector)
951 {
952         struct intel_connector *intel_connector = to_intel_connector(connector);
953
954         DRM_DEBUG_KMS("\n");
955         intel_panel_fini(&intel_connector->panel);
956         drm_connector_cleanup(connector);
957         kfree(connector);
958 }
959
960 static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
961 {
962         struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
963
964         if (intel_dsi->panel) {
965                 drm_panel_detach(intel_dsi->panel);
966                 /* XXX: Logically this call belongs in the panel driver. */
967                 drm_panel_remove(intel_dsi->panel);
968         }
969
970         /* dispose of the gpios */
971         if (intel_dsi->gpio_panel)
972                 gpiod_put(intel_dsi->gpio_panel);
973
974         intel_encoder_destroy(encoder);
975 }
976
977 static const struct drm_encoder_funcs intel_dsi_funcs = {
978         .destroy = intel_dsi_encoder_destroy,
979 };
980
981 static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
982         .get_modes = intel_dsi_get_modes,
983         .mode_valid = intel_dsi_mode_valid,
984         .best_encoder = intel_best_encoder,
985 };
986
987 static const struct drm_connector_funcs intel_dsi_connector_funcs = {
988         .dpms = drm_atomic_helper_connector_dpms,
989         .detect = intel_dsi_detect,
990         .destroy = intel_dsi_connector_destroy,
991         .fill_modes = drm_helper_probe_single_connector_modes,
992         .atomic_get_property = intel_connector_atomic_get_property,
993         .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
994         .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
995 };
996
997 void intel_dsi_init(struct drm_device *dev)
998 {
999         struct intel_dsi *intel_dsi;
1000         struct intel_encoder *intel_encoder;
1001         struct drm_encoder *encoder;
1002         struct intel_connector *intel_connector;
1003         struct drm_connector *connector;
1004         struct drm_display_mode *scan, *fixed_mode = NULL;
1005         struct drm_i915_private *dev_priv = dev->dev_private;
1006         enum port port;
1007         unsigned int i;
1008
1009         DRM_DEBUG_KMS("\n");
1010
1011         /* There is no detection method for MIPI so rely on VBT */
1012         if (!dev_priv->vbt.has_mipi)
1013                 return;
1014
1015         if (IS_VALLEYVIEW(dev)) {
1016                 dev_priv->mipi_mmio_base = VLV_MIPI_BASE;
1017         } else {
1018                 DRM_ERROR("Unsupported Mipi device to reg base");
1019                 return;
1020         }
1021
1022         intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1023         if (!intel_dsi)
1024                 return;
1025
1026         intel_connector = intel_connector_alloc();
1027         if (!intel_connector) {
1028                 kfree(intel_dsi);
1029                 return;
1030         }
1031
1032         intel_encoder = &intel_dsi->base;
1033         encoder = &intel_encoder->base;
1034         intel_dsi->attached_connector = intel_connector;
1035
1036         connector = &intel_connector->base;
1037
1038         drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI);
1039
1040         /* XXX: very likely not all of these are needed */
1041         intel_encoder->compute_config = intel_dsi_compute_config;
1042         intel_encoder->pre_pll_enable = intel_dsi_pre_pll_enable;
1043         intel_encoder->pre_enable = intel_dsi_pre_enable;
1044         intel_encoder->enable = intel_dsi_enable_nop;
1045         intel_encoder->disable = intel_dsi_pre_disable;
1046         intel_encoder->post_disable = intel_dsi_post_disable;
1047         intel_encoder->get_hw_state = intel_dsi_get_hw_state;
1048         intel_encoder->get_config = intel_dsi_get_config;
1049
1050         intel_connector->get_hw_state = intel_connector_get_hw_state;
1051         intel_connector->unregister = intel_connector_unregister;
1052
1053         /* Pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI port C */
1054         if (dev_priv->vbt.dsi.port == DVO_PORT_MIPIA) {
1055                 intel_encoder->crtc_mask = (1 << PIPE_A);
1056                 intel_dsi->ports = (1 << PORT_A);
1057         } else if (dev_priv->vbt.dsi.port == DVO_PORT_MIPIC) {
1058                 intel_encoder->crtc_mask = (1 << PIPE_B);
1059                 intel_dsi->ports = (1 << PORT_C);
1060         }
1061
1062         if (dev_priv->vbt.dsi.config->dual_link)
1063                 intel_dsi->ports = ((1 << PORT_A) | (1 << PORT_C));
1064
1065         /* Create a DSI host (and a device) for each port. */
1066         for_each_dsi_port(port, intel_dsi->ports) {
1067                 struct intel_dsi_host *host;
1068
1069                 host = intel_dsi_host_init(intel_dsi, port);
1070                 if (!host)
1071                         goto err;
1072
1073                 intel_dsi->dsi_hosts[port] = host;
1074         }
1075
1076         for (i = 0; i < ARRAY_SIZE(intel_dsi_drivers); i++) {
1077                 intel_dsi->panel = intel_dsi_drivers[i].init(intel_dsi,
1078                                                              intel_dsi_drivers[i].panel_id);
1079                 if (intel_dsi->panel)
1080                         break;
1081         }
1082
1083         if (!intel_dsi->panel) {
1084                 DRM_DEBUG_KMS("no device found\n");
1085                 goto err;
1086         }
1087
1088         /*
1089          * In case of BYT with CRC PMIC, we need to use GPIO for
1090          * Panel control.
1091          */
1092         if (dev_priv->vbt.dsi.config->pwm_blc == PPS_BLC_PMIC) {
1093                 intel_dsi->gpio_panel =
1094                         gpiod_get(dev->dev, "panel", GPIOD_OUT_HIGH);
1095
1096                 if (IS_ERR(intel_dsi->gpio_panel)) {
1097                         DRM_ERROR("Failed to own gpio for panel control\n");
1098                         intel_dsi->gpio_panel = NULL;
1099                 }
1100         }
1101
1102         intel_encoder->type = INTEL_OUTPUT_DSI;
1103         intel_encoder->cloneable = 0;
1104         drm_connector_init(dev, connector, &intel_dsi_connector_funcs,
1105                            DRM_MODE_CONNECTOR_DSI);
1106
1107         drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
1108
1109         connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
1110         connector->interlace_allowed = false;
1111         connector->doublescan_allowed = false;
1112
1113         intel_connector_attach_encoder(intel_connector, intel_encoder);
1114
1115         drm_connector_register(connector);
1116
1117         drm_panel_attach(intel_dsi->panel, connector);
1118
1119         mutex_lock(&dev->mode_config.mutex);
1120         drm_panel_get_modes(intel_dsi->panel);
1121         list_for_each_entry(scan, &connector->probed_modes, head) {
1122                 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
1123                         fixed_mode = drm_mode_duplicate(dev, scan);
1124                         break;
1125                 }
1126         }
1127         mutex_unlock(&dev->mode_config.mutex);
1128
1129         if (!fixed_mode) {
1130                 DRM_DEBUG_KMS("no fixed mode\n");
1131                 goto err;
1132         }
1133
1134         intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
1135         intel_panel_setup_backlight(connector, INVALID_PIPE);
1136
1137         return;
1138
1139 err:
1140         drm_encoder_cleanup(&intel_encoder->base);
1141         kfree(intel_dsi);
1142         kfree(intel_connector);
1143 }