Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/viro/vfs
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / i915 / intel_drv.h
1 /*
2  * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3  * Copyright (c) 2007-2008 Intel Corporation
4  *   Jesse Barnes <jesse.barnes@intel.com>
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice (including the next
14  * paragraph) shall be included in all copies or substantial portions of the
15  * Software.
16  *
17  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
20  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23  * IN THE SOFTWARE.
24  */
25 #ifndef __INTEL_DRV_H__
26 #define __INTEL_DRV_H__
27
28 #include <linux/async.h>
29 #include <linux/i2c.h>
30 #include <linux/hdmi.h>
31 #include <drm/i915_drm.h>
32 #include "i915_drv.h"
33 #include <drm/drm_crtc.h>
34 #include <drm/drm_crtc_helper.h>
35 #include <drm/drm_fb_helper.h>
36 #include <drm/drm_dp_mst_helper.h>
37 #include <drm/drm_rect.h>
38 #include <drm/drm_atomic.h>
39
40 /**
41  * _wait_for - magic (register) wait macro
42  *
43  * Does the right thing for modeset paths when run under kdgb or similar atomic
44  * contexts. Note that it's important that we check the condition again after
45  * having timed out, since the timeout could be due to preemption or similar and
46  * we've never had a chance to check the condition before the timeout.
47  */
48 #define _wait_for(COND, MS, W) ({ \
49         unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;   \
50         int ret__ = 0;                                                  \
51         while (!(COND)) {                                               \
52                 if (time_after(jiffies, timeout__)) {                   \
53                         if (!(COND))                                    \
54                                 ret__ = -ETIMEDOUT;                     \
55                         break;                                          \
56                 }                                                       \
57                 if ((W) && drm_can_sleep()) {                           \
58                         usleep_range((W)*1000, (W)*2000);               \
59                 } else {                                                \
60                         cpu_relax();                                    \
61                 }                                                       \
62         }                                                               \
63         ret__;                                                          \
64 })
65
66 #define wait_for(COND, MS) _wait_for(COND, MS, 1)
67 #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
68 #define wait_for_atomic_us(COND, US) _wait_for((COND), \
69                                                DIV_ROUND_UP((US), 1000), 0)
70
71 #define KHz(x) (1000 * (x))
72 #define MHz(x) KHz(1000 * (x))
73
74 /*
75  * Display related stuff
76  */
77
78 /* store information about an Ixxx DVO */
79 /* The i830->i865 use multiple DVOs with multiple i2cs */
80 /* the i915, i945 have a single sDVO i2c bus - which is different */
81 #define MAX_OUTPUTS 6
82 /* maximum connectors per crtcs in the mode set */
83
84 /* Maximum cursor sizes */
85 #define GEN2_CURSOR_WIDTH 64
86 #define GEN2_CURSOR_HEIGHT 64
87 #define MAX_CURSOR_WIDTH 256
88 #define MAX_CURSOR_HEIGHT 256
89
90 #define INTEL_I2C_BUS_DVO 1
91 #define INTEL_I2C_BUS_SDVO 2
92
93 /* these are outputs from the chip - integrated only
94    external chips are via DVO or SDVO output */
95 enum intel_output_type {
96         INTEL_OUTPUT_UNUSED = 0,
97         INTEL_OUTPUT_ANALOG = 1,
98         INTEL_OUTPUT_DVO = 2,
99         INTEL_OUTPUT_SDVO = 3,
100         INTEL_OUTPUT_LVDS = 4,
101         INTEL_OUTPUT_TVOUT = 5,
102         INTEL_OUTPUT_HDMI = 6,
103         INTEL_OUTPUT_DISPLAYPORT = 7,
104         INTEL_OUTPUT_EDP = 8,
105         INTEL_OUTPUT_DSI = 9,
106         INTEL_OUTPUT_UNKNOWN = 10,
107         INTEL_OUTPUT_DP_MST = 11,
108 };
109
110 #define INTEL_DVO_CHIP_NONE 0
111 #define INTEL_DVO_CHIP_LVDS 1
112 #define INTEL_DVO_CHIP_TMDS 2
113 #define INTEL_DVO_CHIP_TVOUT 4
114
115 #define INTEL_DSI_VIDEO_MODE    0
116 #define INTEL_DSI_COMMAND_MODE  1
117
118 struct intel_framebuffer {
119         struct drm_framebuffer base;
120         struct drm_i915_gem_object *obj;
121 };
122
123 struct intel_fbdev {
124         struct drm_fb_helper helper;
125         struct intel_framebuffer *fb;
126         struct list_head fbdev_list;
127         struct drm_display_mode *our_mode;
128         int preferred_bpp;
129 };
130
131 struct intel_encoder {
132         struct drm_encoder base;
133
134         enum intel_output_type type;
135         unsigned int cloneable;
136         void (*hot_plug)(struct intel_encoder *);
137         bool (*compute_config)(struct intel_encoder *,
138                                struct intel_crtc_state *);
139         void (*pre_pll_enable)(struct intel_encoder *);
140         void (*pre_enable)(struct intel_encoder *);
141         void (*enable)(struct intel_encoder *);
142         void (*mode_set)(struct intel_encoder *intel_encoder);
143         void (*disable)(struct intel_encoder *);
144         void (*post_disable)(struct intel_encoder *);
145         void (*post_pll_disable)(struct intel_encoder *);
146         /* Read out the current hw state of this connector, returning true if
147          * the encoder is active. If the encoder is enabled it also set the pipe
148          * it is connected to in the pipe parameter. */
149         bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
150         /* Reconstructs the equivalent mode flags for the current hardware
151          * state. This must be called _after_ display->get_pipe_config has
152          * pre-filled the pipe config. Note that intel_encoder->base.crtc must
153          * be set correctly before calling this function. */
154         void (*get_config)(struct intel_encoder *,
155                            struct intel_crtc_state *pipe_config);
156         /*
157          * Called during system suspend after all pending requests for the
158          * encoder are flushed (for example for DP AUX transactions) and
159          * device interrupts are disabled.
160          */
161         void (*suspend)(struct intel_encoder *);
162         int crtc_mask;
163         enum hpd_pin hpd_pin;
164 };
165
166 struct intel_panel {
167         struct drm_display_mode *fixed_mode;
168         struct drm_display_mode *downclock_mode;
169         int fitting_mode;
170
171         /* backlight */
172         struct {
173                 bool present;
174                 u32 level;
175                 u32 min;
176                 u32 max;
177                 bool enabled;
178                 bool combination_mode;  /* gen 2/4 only */
179                 bool active_low_pwm;
180
181                 /* PWM chip */
182                 bool util_pin_active_low;       /* bxt+ */
183                 u8 controller;          /* bxt+ only */
184                 struct pwm_device *pwm;
185
186                 struct backlight_device *device;
187
188                 /* Connector and platform specific backlight functions */
189                 int (*setup)(struct intel_connector *connector, enum pipe pipe);
190                 uint32_t (*get)(struct intel_connector *connector);
191                 void (*set)(struct intel_connector *connector, uint32_t level);
192                 void (*disable)(struct intel_connector *connector);
193                 void (*enable)(struct intel_connector *connector);
194                 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
195                                       uint32_t hz);
196                 void (*power)(struct intel_connector *, bool enable);
197         } backlight;
198 };
199
200 struct intel_connector {
201         struct drm_connector base;
202         /*
203          * The fixed encoder this connector is connected to.
204          */
205         struct intel_encoder *encoder;
206
207         /* Reads out the current hw, returning true if the connector is enabled
208          * and active (i.e. dpms ON state). */
209         bool (*get_hw_state)(struct intel_connector *);
210
211         /*
212          * Removes all interfaces through which the connector is accessible
213          * - like sysfs, debugfs entries -, so that no new operations can be
214          * started on the connector. Also makes sure all currently pending
215          * operations finish before returing.
216          */
217         void (*unregister)(struct intel_connector *);
218
219         /* Panel info for eDP and LVDS */
220         struct intel_panel panel;
221
222         /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
223         struct edid *edid;
224         struct edid *detect_edid;
225
226         /* since POLL and HPD connectors may use the same HPD line keep the native
227            state of connector->polled in case hotplug storm detection changes it */
228         u8 polled;
229
230         void *port; /* store this opaque as its illegal to dereference it */
231
232         struct intel_dp *mst_port;
233 };
234
235 typedef struct dpll {
236         /* given values */
237         int n;
238         int m1, m2;
239         int p1, p2;
240         /* derived values */
241         int     dot;
242         int     vco;
243         int     m;
244         int     p;
245 } intel_clock_t;
246
247 struct intel_atomic_state {
248         struct drm_atomic_state base;
249
250         unsigned int cdclk;
251         bool dpll_set;
252         struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
253 };
254
255 struct intel_plane_state {
256         struct drm_plane_state base;
257         struct drm_rect src;
258         struct drm_rect dst;
259         struct drm_rect clip;
260         bool visible;
261
262         /*
263          * scaler_id
264          *    = -1 : not using a scaler
265          *    >=  0 : using a scalers
266          *
267          * plane requiring a scaler:
268          *   - During check_plane, its bit is set in
269          *     crtc_state->scaler_state.scaler_users by calling helper function
270          *     update_scaler_plane.
271          *   - scaler_id indicates the scaler it got assigned.
272          *
273          * plane doesn't require a scaler:
274          *   - this can happen when scaling is no more required or plane simply
275          *     got disabled.
276          *   - During check_plane, corresponding bit is reset in
277          *     crtc_state->scaler_state.scaler_users by calling helper function
278          *     update_scaler_plane.
279          */
280         int scaler_id;
281
282         struct drm_intel_sprite_colorkey ckey;
283 };
284
285 struct intel_initial_plane_config {
286         struct intel_framebuffer *fb;
287         unsigned int tiling;
288         int size;
289         u32 base;
290 };
291
292 #define SKL_MIN_SRC_W 8
293 #define SKL_MAX_SRC_W 4096
294 #define SKL_MIN_SRC_H 8
295 #define SKL_MAX_SRC_H 4096
296 #define SKL_MIN_DST_W 8
297 #define SKL_MAX_DST_W 4096
298 #define SKL_MIN_DST_H 8
299 #define SKL_MAX_DST_H 4096
300
301 struct intel_scaler {
302         int in_use;
303         uint32_t mode;
304 };
305
306 struct intel_crtc_scaler_state {
307 #define SKL_NUM_SCALERS 2
308         struct intel_scaler scalers[SKL_NUM_SCALERS];
309
310         /*
311          * scaler_users: keeps track of users requesting scalers on this crtc.
312          *
313          *     If a bit is set, a user is using a scaler.
314          *     Here user can be a plane or crtc as defined below:
315          *       bits 0-30 - plane (bit position is index from drm_plane_index)
316          *       bit 31    - crtc
317          *
318          * Instead of creating a new index to cover planes and crtc, using
319          * existing drm_plane_index for planes which is well less than 31
320          * planes and bit 31 for crtc. This should be fine to cover all
321          * our platforms.
322          *
323          * intel_atomic_setup_scalers will setup available scalers to users
324          * requesting scalers. It will gracefully fail if request exceeds
325          * avilability.
326          */
327 #define SKL_CRTC_INDEX 31
328         unsigned scaler_users;
329
330         /* scaler used by crtc for panel fitting purpose */
331         int scaler_id;
332 };
333
334 /* drm_mode->private_flags */
335 #define I915_MODE_FLAG_INHERITED 1
336
337 struct intel_crtc_state {
338         struct drm_crtc_state base;
339
340         /**
341          * quirks - bitfield with hw state readout quirks
342          *
343          * For various reasons the hw state readout code might not be able to
344          * completely faithfully read out the current state. These cases are
345          * tracked with quirk flags so that fastboot and state checker can act
346          * accordingly.
347          */
348 #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS       (1<<0) /* unreliable sync mode.flags */
349         unsigned long quirks;
350
351         bool update_pipe;
352
353         /* Pipe source size (ie. panel fitter input size)
354          * All planes will be positioned inside this space,
355          * and get clipped at the edges. */
356         int pipe_src_w, pipe_src_h;
357
358         /* Whether to set up the PCH/FDI. Note that we never allow sharing
359          * between pch encoders and cpu encoders. */
360         bool has_pch_encoder;
361
362         /* Are we sending infoframes on the attached port */
363         bool has_infoframe;
364
365         /* CPU Transcoder for the pipe. Currently this can only differ from the
366          * pipe on Haswell (where we have a special eDP transcoder). */
367         enum transcoder cpu_transcoder;
368
369         /*
370          * Use reduced/limited/broadcast rbg range, compressing from the full
371          * range fed into the crtcs.
372          */
373         bool limited_color_range;
374
375         /* DP has a bunch of special case unfortunately, so mark the pipe
376          * accordingly. */
377         bool has_dp_encoder;
378
379         /* Whether we should send NULL infoframes. Required for audio. */
380         bool has_hdmi_sink;
381
382         /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
383          * has_dp_encoder is set. */
384         bool has_audio;
385
386         /*
387          * Enable dithering, used when the selected pipe bpp doesn't match the
388          * plane bpp.
389          */
390         bool dither;
391
392         /* Controls for the clock computation, to override various stages. */
393         bool clock_set;
394
395         /* SDVO TV has a bunch of special case. To make multifunction encoders
396          * work correctly, we need to track this at runtime.*/
397         bool sdvo_tv_clock;
398
399         /*
400          * crtc bandwidth limit, don't increase pipe bpp or clock if not really
401          * required. This is set in the 2nd loop of calling encoder's
402          * ->compute_config if the first pick doesn't work out.
403          */
404         bool bw_constrained;
405
406         /* Settings for the intel dpll used on pretty much everything but
407          * haswell. */
408         struct dpll dpll;
409
410         /* Selected dpll when shared or DPLL_ID_PRIVATE. */
411         enum intel_dpll_id shared_dpll;
412
413         /*
414          * - PORT_CLK_SEL for DDI ports on HSW/BDW.
415          * - enum skl_dpll on SKL
416          */
417         uint32_t ddi_pll_sel;
418
419         /* Actual register state of the dpll, for shared dpll cross-checking. */
420         struct intel_dpll_hw_state dpll_hw_state;
421
422         int pipe_bpp;
423         struct intel_link_m_n dp_m_n;
424
425         /* m2_n2 for eDP downclock */
426         struct intel_link_m_n dp_m2_n2;
427         bool has_drrs;
428
429         /*
430          * Frequence the dpll for the port should run at. Differs from the
431          * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
432          * already multiplied by pixel_multiplier.
433          */
434         int port_clock;
435
436         /* Used by SDVO (and if we ever fix it, HDMI). */
437         unsigned pixel_multiplier;
438
439         uint8_t lane_count;
440
441         /* Panel fitter controls for gen2-gen4 + VLV */
442         struct {
443                 u32 control;
444                 u32 pgm_ratios;
445                 u32 lvds_border_bits;
446         } gmch_pfit;
447
448         /* Panel fitter placement and size for Ironlake+ */
449         struct {
450                 u32 pos;
451                 u32 size;
452                 bool enabled;
453                 bool force_thru;
454         } pch_pfit;
455
456         /* FDI configuration, only valid if has_pch_encoder is set. */
457         int fdi_lanes;
458         struct intel_link_m_n fdi_m_n;
459
460         bool ips_enabled;
461
462         bool double_wide;
463
464         bool dp_encoder_is_mst;
465         int pbn;
466
467         struct intel_crtc_scaler_state scaler_state;
468
469         /* w/a for waiting 2 vblanks during crtc enable */
470         enum pipe hsw_workaround_pipe;
471 };
472
473 struct vlv_wm_state {
474         struct vlv_pipe_wm wm[3];
475         struct vlv_sr_wm sr[3];
476         uint8_t num_active_planes;
477         uint8_t num_levels;
478         uint8_t level;
479         bool cxsr;
480 };
481
482 struct intel_pipe_wm {
483         struct intel_wm_level wm[5];
484         uint32_t linetime;
485         bool fbc_wm_enabled;
486         bool pipe_enabled;
487         bool sprites_enabled;
488         bool sprites_scaled;
489 };
490
491 struct intel_mmio_flip {
492         struct work_struct work;
493         struct drm_i915_private *i915;
494         struct drm_i915_gem_request *req;
495         struct intel_crtc *crtc;
496 };
497
498 struct skl_pipe_wm {
499         struct skl_wm_level wm[8];
500         struct skl_wm_level trans_wm;
501         uint32_t linetime;
502 };
503
504 /*
505  * Tracking of operations that need to be performed at the beginning/end of an
506  * atomic commit, outside the atomic section where interrupts are disabled.
507  * These are generally operations that grab mutexes or might otherwise sleep
508  * and thus can't be run with interrupts disabled.
509  */
510 struct intel_crtc_atomic_commit {
511         /* Sleepable operations to perform before commit */
512         bool wait_for_flips;
513         bool disable_fbc;
514         bool disable_ips;
515         bool disable_cxsr;
516         bool pre_disable_primary;
517         bool update_wm_pre, update_wm_post;
518         unsigned disabled_planes;
519
520         /* Sleepable operations to perform after commit */
521         unsigned fb_bits;
522         bool wait_vblank;
523         bool update_fbc;
524         bool post_enable_primary;
525         unsigned update_sprite_watermarks;
526 };
527
528 struct intel_crtc {
529         struct drm_crtc base;
530         enum pipe pipe;
531         enum plane plane;
532         u8 lut_r[256], lut_g[256], lut_b[256];
533         /*
534          * Whether the crtc and the connected output pipeline is active. Implies
535          * that crtc->enabled is set, i.e. the current mode configuration has
536          * some outputs connected to this crtc.
537          */
538         bool active;
539         unsigned long enabled_power_domains;
540         bool lowfreq_avail;
541         struct intel_overlay *overlay;
542         struct intel_unpin_work *unpin_work;
543
544         atomic_t unpin_work_count;
545
546         /* Display surface base address adjustement for pageflips. Note that on
547          * gen4+ this only adjusts up to a tile, offsets within a tile are
548          * handled in the hw itself (with the TILEOFF register). */
549         unsigned long dspaddr_offset;
550         int adjusted_x;
551         int adjusted_y;
552
553         struct drm_i915_gem_object *cursor_bo;
554         uint32_t cursor_addr;
555         uint32_t cursor_cntl;
556         uint32_t cursor_size;
557         uint32_t cursor_base;
558
559         struct intel_crtc_state *config;
560
561         /* reset counter value when the last flip was submitted */
562         unsigned int reset_counter;
563
564         /* Access to these should be protected by dev_priv->irq_lock. */
565         bool cpu_fifo_underrun_disabled;
566         bool pch_fifo_underrun_disabled;
567
568         /* per-pipe watermark state */
569         struct {
570                 /* watermarks currently being used  */
571                 struct intel_pipe_wm active;
572                 /* SKL wm values currently in use */
573                 struct skl_pipe_wm skl_active;
574                 /* allow CxSR on this pipe */
575                 bool cxsr_allowed;
576         } wm;
577
578         int scanline_offset;
579
580         struct {
581                 unsigned start_vbl_count;
582                 ktime_t start_vbl_time;
583                 int min_vbl, max_vbl;
584                 int scanline_start;
585         } debug;
586
587         struct intel_crtc_atomic_commit atomic;
588
589         /* scalers available on this crtc */
590         int num_scalers;
591
592         struct vlv_wm_state wm_state;
593 };
594
595 struct intel_plane_wm_parameters {
596         uint32_t horiz_pixels;
597         uint32_t vert_pixels;
598         /*
599          *   For packed pixel formats:
600          *     bytes_per_pixel - holds bytes per pixel
601          *   For planar pixel formats:
602          *     bytes_per_pixel - holds bytes per pixel for uv-plane
603          *     y_bytes_per_pixel - holds bytes per pixel for y-plane
604          */
605         uint8_t bytes_per_pixel;
606         uint8_t y_bytes_per_pixel;
607         bool enabled;
608         bool scaled;
609         u64 tiling;
610         unsigned int rotation;
611         uint16_t fifo_size;
612 };
613
614 struct intel_plane {
615         struct drm_plane base;
616         int plane;
617         enum pipe pipe;
618         bool can_scale;
619         int max_downscale;
620         uint32_t frontbuffer_bit;
621
622         /* Since we need to change the watermarks before/after
623          * enabling/disabling the planes, we need to store the parameters here
624          * as the other pieces of the struct may not reflect the values we want
625          * for the watermark calculations. Currently only Haswell uses this.
626          */
627         struct intel_plane_wm_parameters wm;
628
629         /*
630          * NOTE: Do not place new plane state fields here (e.g., when adding
631          * new plane properties).  New runtime state should now be placed in
632          * the intel_plane_state structure and accessed via drm_plane->state.
633          */
634
635         void (*update_plane)(struct drm_plane *plane,
636                              struct drm_crtc *crtc,
637                              struct drm_framebuffer *fb,
638                              int crtc_x, int crtc_y,
639                              unsigned int crtc_w, unsigned int crtc_h,
640                              uint32_t x, uint32_t y,
641                              uint32_t src_w, uint32_t src_h);
642         void (*disable_plane)(struct drm_plane *plane,
643                               struct drm_crtc *crtc);
644         int (*check_plane)(struct drm_plane *plane,
645                            struct intel_crtc_state *crtc_state,
646                            struct intel_plane_state *state);
647         void (*commit_plane)(struct drm_plane *plane,
648                              struct intel_plane_state *state);
649 };
650
651 struct intel_watermark_params {
652         unsigned long fifo_size;
653         unsigned long max_wm;
654         unsigned long default_wm;
655         unsigned long guard_size;
656         unsigned long cacheline_size;
657 };
658
659 struct cxsr_latency {
660         int is_desktop;
661         int is_ddr3;
662         unsigned long fsb_freq;
663         unsigned long mem_freq;
664         unsigned long display_sr;
665         unsigned long display_hpll_disable;
666         unsigned long cursor_sr;
667         unsigned long cursor_hpll_disable;
668 };
669
670 #define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
671 #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
672 #define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
673 #define to_intel_connector(x) container_of(x, struct intel_connector, base)
674 #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
675 #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
676 #define to_intel_plane(x) container_of(x, struct intel_plane, base)
677 #define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
678 #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
679
680 struct intel_hdmi {
681         u32 hdmi_reg;
682         int ddc_bus;
683         bool limited_color_range;
684         bool color_range_auto;
685         bool has_hdmi_sink;
686         bool has_audio;
687         enum hdmi_force_audio force_audio;
688         bool rgb_quant_range_selectable;
689         enum hdmi_picture_aspect aspect_ratio;
690         struct intel_connector *attached_connector;
691         void (*write_infoframe)(struct drm_encoder *encoder,
692                                 enum hdmi_infoframe_type type,
693                                 const void *frame, ssize_t len);
694         void (*set_infoframes)(struct drm_encoder *encoder,
695                                bool enable,
696                                const struct drm_display_mode *adjusted_mode);
697         bool (*infoframe_enabled)(struct drm_encoder *encoder);
698 };
699
700 struct intel_dp_mst_encoder;
701 #define DP_MAX_DOWNSTREAM_PORTS         0x10
702
703 /*
704  * enum link_m_n_set:
705  *      When platform provides two set of M_N registers for dp, we can
706  *      program them and switch between them incase of DRRS.
707  *      But When only one such register is provided, we have to program the
708  *      required divider value on that registers itself based on the DRRS state.
709  *
710  * M1_N1        : Program dp_m_n on M1_N1 registers
711  *                        dp_m2_n2 on M2_N2 registers (If supported)
712  *
713  * M2_N2        : Program dp_m2_n2 on M1_N1 registers
714  *                        M2_N2 registers are not supported
715  */
716
717 enum link_m_n_set {
718         /* Sets the m1_n1 and m2_n2 */
719         M1_N1 = 0,
720         M2_N2
721 };
722
723 struct sink_crc {
724         bool started;
725         u8 last_crc[6];
726         int last_count;
727 };
728
729 struct intel_dp {
730         uint32_t output_reg;
731         uint32_t aux_ch_ctl_reg;
732         uint32_t DP;
733         int link_rate;
734         uint8_t lane_count;
735         bool has_audio;
736         enum hdmi_force_audio force_audio;
737         bool limited_color_range;
738         bool color_range_auto;
739         uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
740         uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
741         uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
742         /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
743         uint8_t num_sink_rates;
744         int sink_rates[DP_MAX_SUPPORTED_RATES];
745         struct sink_crc sink_crc;
746         struct drm_dp_aux aux;
747         uint8_t train_set[4];
748         int panel_power_up_delay;
749         int panel_power_down_delay;
750         int panel_power_cycle_delay;
751         int backlight_on_delay;
752         int backlight_off_delay;
753         struct delayed_work panel_vdd_work;
754         bool want_panel_vdd;
755         unsigned long last_power_cycle;
756         unsigned long last_power_on;
757         unsigned long last_backlight_off;
758
759         struct notifier_block edp_notifier;
760
761         /*
762          * Pipe whose power sequencer is currently locked into
763          * this port. Only relevant on VLV/CHV.
764          */
765         enum pipe pps_pipe;
766         struct edp_power_seq pps_delays;
767
768         bool can_mst; /* this port supports mst */
769         bool is_mst;
770         int active_mst_links;
771         /* connector directly attached - won't be use for modeset in mst world */
772         struct intel_connector *attached_connector;
773
774         /* mst connector list */
775         struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
776         struct drm_dp_mst_topology_mgr mst_mgr;
777
778         uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
779         /*
780          * This function returns the value we have to program the AUX_CTL
781          * register with to kick off an AUX transaction.
782          */
783         uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
784                                      bool has_aux_irq,
785                                      int send_bytes,
786                                      uint32_t aux_clock_divider);
787         bool train_set_valid;
788
789         /* Displayport compliance testing */
790         unsigned long compliance_test_type;
791         unsigned long compliance_test_data;
792         bool compliance_test_active;
793 };
794
795 struct intel_digital_port {
796         struct intel_encoder base;
797         enum port port;
798         u32 saved_port_bits;
799         struct intel_dp dp;
800         struct intel_hdmi hdmi;
801         enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
802         bool release_cl2_override;
803 };
804
805 struct intel_dp_mst_encoder {
806         struct intel_encoder base;
807         enum pipe pipe;
808         struct intel_digital_port *primary;
809         void *port; /* store this opaque as its illegal to dereference it */
810 };
811
812 static inline enum dpio_channel
813 vlv_dport_to_channel(struct intel_digital_port *dport)
814 {
815         switch (dport->port) {
816         case PORT_B:
817         case PORT_D:
818                 return DPIO_CH0;
819         case PORT_C:
820                 return DPIO_CH1;
821         default:
822                 BUG();
823         }
824 }
825
826 static inline enum dpio_phy
827 vlv_dport_to_phy(struct intel_digital_port *dport)
828 {
829         switch (dport->port) {
830         case PORT_B:
831         case PORT_C:
832                 return DPIO_PHY0;
833         case PORT_D:
834                 return DPIO_PHY1;
835         default:
836                 BUG();
837         }
838 }
839
840 static inline enum dpio_channel
841 vlv_pipe_to_channel(enum pipe pipe)
842 {
843         switch (pipe) {
844         case PIPE_A:
845         case PIPE_C:
846                 return DPIO_CH0;
847         case PIPE_B:
848                 return DPIO_CH1;
849         default:
850                 BUG();
851         }
852 }
853
854 static inline struct drm_crtc *
855 intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
856 {
857         struct drm_i915_private *dev_priv = dev->dev_private;
858         return dev_priv->pipe_to_crtc_mapping[pipe];
859 }
860
861 static inline struct drm_crtc *
862 intel_get_crtc_for_plane(struct drm_device *dev, int plane)
863 {
864         struct drm_i915_private *dev_priv = dev->dev_private;
865         return dev_priv->plane_to_crtc_mapping[plane];
866 }
867
868 struct intel_unpin_work {
869         struct work_struct work;
870         struct drm_crtc *crtc;
871         struct drm_framebuffer *old_fb;
872         struct drm_i915_gem_object *pending_flip_obj;
873         struct drm_pending_vblank_event *event;
874         atomic_t pending;
875 #define INTEL_FLIP_INACTIVE     0
876 #define INTEL_FLIP_PENDING      1
877 #define INTEL_FLIP_COMPLETE     2
878         u32 flip_count;
879         u32 gtt_offset;
880         struct drm_i915_gem_request *flip_queued_req;
881         u32 flip_queued_vblank;
882         u32 flip_ready_vblank;
883         bool enable_stall_check;
884 };
885
886 struct intel_load_detect_pipe {
887         struct drm_framebuffer *release_fb;
888         bool load_detect_temp;
889         int dpms_mode;
890 };
891
892 static inline struct intel_encoder *
893 intel_attached_encoder(struct drm_connector *connector)
894 {
895         return to_intel_connector(connector)->encoder;
896 }
897
898 static inline struct intel_digital_port *
899 enc_to_dig_port(struct drm_encoder *encoder)
900 {
901         return container_of(encoder, struct intel_digital_port, base.base);
902 }
903
904 static inline struct intel_dp_mst_encoder *
905 enc_to_mst(struct drm_encoder *encoder)
906 {
907         return container_of(encoder, struct intel_dp_mst_encoder, base.base);
908 }
909
910 static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
911 {
912         return &enc_to_dig_port(encoder)->dp;
913 }
914
915 static inline struct intel_digital_port *
916 dp_to_dig_port(struct intel_dp *intel_dp)
917 {
918         return container_of(intel_dp, struct intel_digital_port, dp);
919 }
920
921 static inline struct intel_digital_port *
922 hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
923 {
924         return container_of(intel_hdmi, struct intel_digital_port, hdmi);
925 }
926
927 /*
928  * Returns the number of planes for this pipe, ie the number of sprites + 1
929  * (primary plane). This doesn't count the cursor plane then.
930  */
931 static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
932 {
933         return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
934 }
935
936 /* intel_fifo_underrun.c */
937 bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
938                                            enum pipe pipe, bool enable);
939 bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
940                                            enum transcoder pch_transcoder,
941                                            bool enable);
942 void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
943                                          enum pipe pipe);
944 void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
945                                          enum transcoder pch_transcoder);
946 void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
947
948 /* i915_irq.c */
949 void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
950 void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
951 void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
952 void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
953 void gen6_reset_rps_interrupts(struct drm_device *dev);
954 void gen6_enable_rps_interrupts(struct drm_device *dev);
955 void gen6_disable_rps_interrupts(struct drm_device *dev);
956 u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
957 void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
958 void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
959 static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
960 {
961         /*
962          * We only use drm_irq_uninstall() at unload and VT switch, so
963          * this is the only thing we need to check.
964          */
965         return dev_priv->pm.irqs_enabled;
966 }
967
968 int intel_get_crtc_scanline(struct intel_crtc *crtc);
969 void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
970                                      unsigned int pipe_mask);
971
972 /* intel_crt.c */
973 void intel_crt_init(struct drm_device *dev);
974
975
976 /* intel_ddi.c */
977 void intel_prepare_ddi(struct drm_device *dev);
978 void hsw_fdi_link_train(struct drm_crtc *crtc);
979 void intel_ddi_init(struct drm_device *dev, enum port port);
980 enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
981 bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
982 void intel_ddi_pll_init(struct drm_device *dev);
983 void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
984 void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
985                                        enum transcoder cpu_transcoder);
986 void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
987 void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
988 bool intel_ddi_pll_select(struct intel_crtc *crtc,
989                           struct intel_crtc_state *crtc_state);
990 void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
991 void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
992 bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
993 void intel_ddi_fdi_disable(struct drm_crtc *crtc);
994 void intel_ddi_get_config(struct intel_encoder *encoder,
995                           struct intel_crtc_state *pipe_config);
996 struct intel_encoder *
997 intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
998
999 void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1000 void intel_ddi_clock_get(struct intel_encoder *encoder,
1001                          struct intel_crtc_state *pipe_config);
1002 void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1003 uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1004
1005 /* intel_frontbuffer.c */
1006 void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
1007                              enum fb_op_origin origin);
1008 void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1009                                     unsigned frontbuffer_bits);
1010 void intel_frontbuffer_flip_complete(struct drm_device *dev,
1011                                      unsigned frontbuffer_bits);
1012 void intel_frontbuffer_flip(struct drm_device *dev,
1013                             unsigned frontbuffer_bits);
1014 unsigned int intel_fb_align_height(struct drm_device *dev,
1015                                    unsigned int height,
1016                                    uint32_t pixel_format,
1017                                    uint64_t fb_format_modifier);
1018 void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1019                         enum fb_op_origin origin);
1020 u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
1021                               uint32_t pixel_format);
1022
1023 /* intel_audio.c */
1024 void intel_init_audio(struct drm_device *dev);
1025 void intel_audio_codec_enable(struct intel_encoder *encoder);
1026 void intel_audio_codec_disable(struct intel_encoder *encoder);
1027 void i915_audio_component_init(struct drm_i915_private *dev_priv);
1028 void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1029
1030 /* intel_display.c */
1031 extern const struct drm_plane_funcs intel_plane_funcs;
1032 bool intel_has_pending_fb_unpin(struct drm_device *dev);
1033 int intel_pch_rawclk(struct drm_device *dev);
1034 int intel_hrawclk(struct drm_device *dev);
1035 void intel_mark_busy(struct drm_device *dev);
1036 void intel_mark_idle(struct drm_device *dev);
1037 void intel_crtc_restore_mode(struct drm_crtc *crtc);
1038 int intel_display_suspend(struct drm_device *dev);
1039 void intel_encoder_destroy(struct drm_encoder *encoder);
1040 int intel_connector_init(struct intel_connector *);
1041 struct intel_connector *intel_connector_alloc(void);
1042 bool intel_connector_get_hw_state(struct intel_connector *connector);
1043 void intel_connector_attach_encoder(struct intel_connector *connector,
1044                                     struct intel_encoder *encoder);
1045 struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1046 struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1047                                              struct drm_crtc *crtc);
1048 enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1049 int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1050                                 struct drm_file *file_priv);
1051 enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1052                                              enum pipe pipe);
1053 bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1054 static inline void
1055 intel_wait_for_vblank(struct drm_device *dev, int pipe)
1056 {
1057         drm_wait_one_vblank(dev, pipe);
1058 }
1059 int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1060 void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1061                          struct intel_digital_port *dport,
1062                          unsigned int expected_mask);
1063 bool intel_get_load_detect_pipe(struct drm_connector *connector,
1064                                 struct drm_display_mode *mode,
1065                                 struct intel_load_detect_pipe *old,
1066                                 struct drm_modeset_acquire_ctx *ctx);
1067 void intel_release_load_detect_pipe(struct drm_connector *connector,
1068                                     struct intel_load_detect_pipe *old,
1069                                     struct drm_modeset_acquire_ctx *ctx);
1070 int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1071                                struct drm_framebuffer *fb,
1072                                const struct drm_plane_state *plane_state,
1073                                struct intel_engine_cs *pipelined,
1074                                struct drm_i915_gem_request **pipelined_request);
1075 struct drm_framebuffer *
1076 __intel_framebuffer_create(struct drm_device *dev,
1077                            struct drm_mode_fb_cmd2 *mode_cmd,
1078                            struct drm_i915_gem_object *obj);
1079 void intel_prepare_page_flip(struct drm_device *dev, int plane);
1080 void intel_finish_page_flip(struct drm_device *dev, int pipe);
1081 void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1082 void intel_check_page_flip(struct drm_device *dev, int pipe);
1083 int intel_prepare_plane_fb(struct drm_plane *plane,
1084                            const struct drm_plane_state *new_state);
1085 void intel_cleanup_plane_fb(struct drm_plane *plane,
1086                             const struct drm_plane_state *old_state);
1087 int intel_plane_atomic_get_property(struct drm_plane *plane,
1088                                     const struct drm_plane_state *state,
1089                                     struct drm_property *property,
1090                                     uint64_t *val);
1091 int intel_plane_atomic_set_property(struct drm_plane *plane,
1092                                     struct drm_plane_state *state,
1093                                     struct drm_property *property,
1094                                     uint64_t val);
1095 int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1096                                     struct drm_plane_state *plane_state);
1097
1098 unsigned int
1099 intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1100                   uint64_t fb_format_modifier, unsigned int plane);
1101
1102 static inline bool
1103 intel_rotation_90_or_270(unsigned int rotation)
1104 {
1105         return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1106 }
1107
1108 void intel_create_rotation_property(struct drm_device *dev,
1109                                         struct intel_plane *plane);
1110
1111 /* shared dpll functions */
1112 struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1113 void assert_shared_dpll(struct drm_i915_private *dev_priv,
1114                         struct intel_shared_dpll *pll,
1115                         bool state);
1116 #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1117 #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
1118 struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1119                                                 struct intel_crtc_state *state);
1120
1121 void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1122                       const struct dpll *dpll);
1123 void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1124
1125 /* modesetting asserts */
1126 void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1127                            enum pipe pipe);
1128 void assert_pll(struct drm_i915_private *dev_priv,
1129                 enum pipe pipe, bool state);
1130 #define assert_pll_enabled(d, p) assert_pll(d, p, true)
1131 #define assert_pll_disabled(d, p) assert_pll(d, p, false)
1132 void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1133                        enum pipe pipe, bool state);
1134 #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1135 #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1136 void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1137 #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1138 #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1139 unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1140                                              int *x, int *y,
1141                                              unsigned int tiling_mode,
1142                                              unsigned int bpp,
1143                                              unsigned int pitch);
1144 void intel_prepare_reset(struct drm_device *dev);
1145 void intel_finish_reset(struct drm_device *dev);
1146 void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1147 void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1148 void broxton_init_cdclk(struct drm_device *dev);
1149 void broxton_uninit_cdclk(struct drm_device *dev);
1150 void broxton_ddi_phy_init(struct drm_device *dev);
1151 void broxton_ddi_phy_uninit(struct drm_device *dev);
1152 void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1153 void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1154 void skl_init_cdclk(struct drm_i915_private *dev_priv);
1155 void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1156 void intel_dp_get_m_n(struct intel_crtc *crtc,
1157                       struct intel_crtc_state *pipe_config);
1158 void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1159 int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1160 void
1161 ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
1162                                 int dotclock);
1163 bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1164                         intel_clock_t *best_clock);
1165 int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1166
1167 bool intel_crtc_active(struct drm_crtc *crtc);
1168 void hsw_enable_ips(struct intel_crtc *crtc);
1169 void hsw_disable_ips(struct intel_crtc *crtc);
1170 enum intel_display_power_domain
1171 intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1172 enum intel_display_power_domain
1173 intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1174 void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1175                                  struct intel_crtc_state *pipe_config);
1176 void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
1177 void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
1178
1179 int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1180 int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1181
1182 unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1183                                      struct drm_i915_gem_object *obj,
1184                                      unsigned int plane);
1185
1186 u32 skl_plane_ctl_format(uint32_t pixel_format);
1187 u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1188 u32 skl_plane_ctl_rotation(unsigned int rotation);
1189
1190 /* intel_csr.c */
1191 void intel_csr_ucode_init(struct drm_device *dev);
1192 enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1193 void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1194                                         enum csr_state state);
1195 void intel_csr_load_program(struct drm_device *dev);
1196 void intel_csr_ucode_fini(struct drm_device *dev);
1197 void assert_csr_loaded(struct drm_i915_private *dev_priv);
1198
1199 /* intel_dp.c */
1200 void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1201 bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1202                              struct intel_connector *intel_connector);
1203 void intel_dp_set_link_params(struct intel_dp *intel_dp,
1204                               const struct intel_crtc_state *pipe_config);
1205 void intel_dp_start_link_train(struct intel_dp *intel_dp);
1206 void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1207 void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1208 void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1209 int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1210 bool intel_dp_compute_config(struct intel_encoder *encoder,
1211                              struct intel_crtc_state *pipe_config);
1212 bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1213 enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1214                                   bool long_hpd);
1215 void intel_edp_backlight_on(struct intel_dp *intel_dp);
1216 void intel_edp_backlight_off(struct intel_dp *intel_dp);
1217 void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1218 void intel_edp_panel_on(struct intel_dp *intel_dp);
1219 void intel_edp_panel_off(struct intel_dp *intel_dp);
1220 void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1221 void intel_dp_mst_suspend(struct drm_device *dev);
1222 void intel_dp_mst_resume(struct drm_device *dev);
1223 int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1224 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1225 void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1226 void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
1227 uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1228 void intel_plane_destroy(struct drm_plane *plane);
1229 void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1230 void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1231 void intel_edp_drrs_invalidate(struct drm_device *dev,
1232                 unsigned frontbuffer_bits);
1233 void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1234 bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1235                                          struct intel_digital_port *port);
1236 void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
1237
1238 /* intel_dp_mst.c */
1239 int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1240 void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1241 /* intel_dsi.c */
1242 void intel_dsi_init(struct drm_device *dev);
1243
1244
1245 /* intel_dvo.c */
1246 void intel_dvo_init(struct drm_device *dev);
1247
1248
1249 /* legacy fbdev emulation in intel_fbdev.c */
1250 #ifdef CONFIG_DRM_FBDEV_EMULATION
1251 extern int intel_fbdev_init(struct drm_device *dev);
1252 extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
1253 extern void intel_fbdev_fini(struct drm_device *dev);
1254 extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1255 extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1256 extern void intel_fbdev_restore_mode(struct drm_device *dev);
1257 #else
1258 static inline int intel_fbdev_init(struct drm_device *dev)
1259 {
1260         return 0;
1261 }
1262
1263 static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
1264 {
1265 }
1266
1267 static inline void intel_fbdev_fini(struct drm_device *dev)
1268 {
1269 }
1270
1271 static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1272 {
1273 }
1274
1275 static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1276 {
1277 }
1278 #endif
1279
1280 /* intel_fbc.c */
1281 bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
1282 void intel_fbc_update(struct drm_i915_private *dev_priv);
1283 void intel_fbc_init(struct drm_i915_private *dev_priv);
1284 void intel_fbc_disable(struct drm_i915_private *dev_priv);
1285 void intel_fbc_disable_crtc(struct intel_crtc *crtc);
1286 void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1287                           unsigned int frontbuffer_bits,
1288                           enum fb_op_origin origin);
1289 void intel_fbc_flush(struct drm_i915_private *dev_priv,
1290                      unsigned int frontbuffer_bits, enum fb_op_origin origin);
1291 const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
1292 void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1293
1294 /* intel_hdmi.c */
1295 void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1296 void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1297                                struct intel_connector *intel_connector);
1298 struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1299 bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1300                                struct intel_crtc_state *pipe_config);
1301
1302
1303 /* intel_lvds.c */
1304 void intel_lvds_init(struct drm_device *dev);
1305 bool intel_is_dual_link_lvds(struct drm_device *dev);
1306
1307
1308 /* intel_modes.c */
1309 int intel_connector_update_modes(struct drm_connector *connector,
1310                                  struct edid *edid);
1311 int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1312 void intel_attach_force_audio_property(struct drm_connector *connector);
1313 void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1314 void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1315
1316
1317 /* intel_overlay.c */
1318 void intel_setup_overlay(struct drm_device *dev);
1319 void intel_cleanup_overlay(struct drm_device *dev);
1320 int intel_overlay_switch_off(struct intel_overlay *overlay);
1321 int intel_overlay_put_image(struct drm_device *dev, void *data,
1322                             struct drm_file *file_priv);
1323 int intel_overlay_attrs(struct drm_device *dev, void *data,
1324                         struct drm_file *file_priv);
1325 void intel_overlay_reset(struct drm_i915_private *dev_priv);
1326
1327
1328 /* intel_panel.c */
1329 int intel_panel_init(struct intel_panel *panel,
1330                      struct drm_display_mode *fixed_mode,
1331                      struct drm_display_mode *downclock_mode);
1332 void intel_panel_fini(struct intel_panel *panel);
1333 void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1334                             struct drm_display_mode *adjusted_mode);
1335 void intel_pch_panel_fitting(struct intel_crtc *crtc,
1336                              struct intel_crtc_state *pipe_config,
1337                              int fitting_mode);
1338 void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1339                               struct intel_crtc_state *pipe_config,
1340                               int fitting_mode);
1341 void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1342                                     u32 level, u32 max);
1343 int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1344 void intel_panel_enable_backlight(struct intel_connector *connector);
1345 void intel_panel_disable_backlight(struct intel_connector *connector);
1346 void intel_panel_destroy_backlight(struct drm_connector *connector);
1347 enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1348 extern struct drm_display_mode *intel_find_panel_downclock(
1349                                 struct drm_device *dev,
1350                                 struct drm_display_mode *fixed_mode,
1351                                 struct drm_connector *connector);
1352 void intel_backlight_register(struct drm_device *dev);
1353 void intel_backlight_unregister(struct drm_device *dev);
1354
1355
1356 /* intel_psr.c */
1357 void intel_psr_enable(struct intel_dp *intel_dp);
1358 void intel_psr_disable(struct intel_dp *intel_dp);
1359 void intel_psr_invalidate(struct drm_device *dev,
1360                           unsigned frontbuffer_bits);
1361 void intel_psr_flush(struct drm_device *dev,
1362                      unsigned frontbuffer_bits,
1363                      enum fb_op_origin origin);
1364 void intel_psr_init(struct drm_device *dev);
1365 void intel_psr_single_frame_update(struct drm_device *dev,
1366                                    unsigned frontbuffer_bits);
1367
1368 /* intel_runtime_pm.c */
1369 int intel_power_domains_init(struct drm_i915_private *);
1370 void intel_power_domains_fini(struct drm_i915_private *);
1371 void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1372 void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1373
1374 bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1375                                     enum intel_display_power_domain domain);
1376 bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1377                                       enum intel_display_power_domain domain);
1378 void intel_display_power_get(struct drm_i915_private *dev_priv,
1379                              enum intel_display_power_domain domain);
1380 void intel_display_power_put(struct drm_i915_private *dev_priv,
1381                              enum intel_display_power_domain domain);
1382 void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1383 void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1384 void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1385
1386 void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1387
1388 void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1389                              bool override, unsigned int mask);
1390 bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1391                           enum dpio_channel ch, bool override);
1392
1393
1394 /* intel_pm.c */
1395 void intel_init_clock_gating(struct drm_device *dev);
1396 void intel_suspend_hw(struct drm_device *dev);
1397 int ilk_wm_max_level(const struct drm_device *dev);
1398 void intel_update_watermarks(struct drm_crtc *crtc);
1399 void intel_update_sprite_watermarks(struct drm_plane *plane,
1400                                     struct drm_crtc *crtc,
1401                                     uint32_t sprite_width,
1402                                     uint32_t sprite_height,
1403                                     int pixel_size,
1404                                     bool enabled, bool scaled);
1405 void intel_init_pm(struct drm_device *dev);
1406 void intel_pm_setup(struct drm_device *dev);
1407 void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1408 void intel_gpu_ips_teardown(void);
1409 void intel_init_gt_powersave(struct drm_device *dev);
1410 void intel_cleanup_gt_powersave(struct drm_device *dev);
1411 void intel_enable_gt_powersave(struct drm_device *dev);
1412 void intel_disable_gt_powersave(struct drm_device *dev);
1413 void intel_suspend_gt_powersave(struct drm_device *dev);
1414 void intel_reset_gt_powersave(struct drm_device *dev);
1415 void gen6_update_ring_freq(struct drm_device *dev);
1416 void gen6_rps_busy(struct drm_i915_private *dev_priv);
1417 void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
1418 void gen6_rps_idle(struct drm_i915_private *dev_priv);
1419 void gen6_rps_boost(struct drm_i915_private *dev_priv,
1420                     struct intel_rps_client *rps,
1421                     unsigned long submitted);
1422 void intel_queue_rps_boost_for_request(struct drm_device *dev,
1423                                        struct drm_i915_gem_request *req);
1424 void vlv_wm_get_hw_state(struct drm_device *dev);
1425 void ilk_wm_get_hw_state(struct drm_device *dev);
1426 void skl_wm_get_hw_state(struct drm_device *dev);
1427 void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1428                           struct skl_ddb_allocation *ddb /* out */);
1429 uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1430
1431 /* intel_sdvo.c */
1432 bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1433
1434
1435 /* intel_sprite.c */
1436 int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1437 int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1438                               struct drm_file *file_priv);
1439 void intel_pipe_update_start(struct intel_crtc *crtc);
1440 void intel_pipe_update_end(struct intel_crtc *crtc);
1441
1442 /* intel_tv.c */
1443 void intel_tv_init(struct drm_device *dev);
1444
1445 /* intel_atomic.c */
1446 int intel_connector_atomic_get_property(struct drm_connector *connector,
1447                                         const struct drm_connector_state *state,
1448                                         struct drm_property *property,
1449                                         uint64_t *val);
1450 struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1451 void intel_crtc_destroy_state(struct drm_crtc *crtc,
1452                                struct drm_crtc_state *state);
1453 struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1454 void intel_atomic_state_clear(struct drm_atomic_state *);
1455 struct intel_shared_dpll_config *
1456 intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1457
1458 static inline struct intel_crtc_state *
1459 intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1460                             struct intel_crtc *crtc)
1461 {
1462         struct drm_crtc_state *crtc_state;
1463         crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1464         if (IS_ERR(crtc_state))
1465                 return ERR_CAST(crtc_state);
1466
1467         return to_intel_crtc_state(crtc_state);
1468 }
1469 int intel_atomic_setup_scalers(struct drm_device *dev,
1470         struct intel_crtc *intel_crtc,
1471         struct intel_crtc_state *crtc_state);
1472
1473 /* intel_atomic_plane.c */
1474 struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1475 struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1476 void intel_plane_destroy_state(struct drm_plane *plane,
1477                                struct drm_plane_state *state);
1478 extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1479
1480 #endif /* __INTEL_DRV_H__ */