1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
34 #include "intel_bios.h"
35 #include "intel_ringbuffer.h"
36 #include <linux/io-mapping.h>
38 /* General customization:
41 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
43 #define DRIVER_NAME "i915"
44 #define DRIVER_DESC "Intel Graphics"
45 #define DRIVER_DATE "20080730"
57 #define I915_NUM_PIPE 2
59 #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
64 * 1.2: Add Power Management
65 * 1.3: Add vblank support
66 * 1.4: Fix cmdbuffer path, add heap destroy
67 * 1.5: Add vblank pipe configuration
68 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
69 * - Support vertical blank on secondary display pipe
71 #define DRIVER_MAJOR 1
72 #define DRIVER_MINOR 6
73 #define DRIVER_PATCHLEVEL 0
75 #define WATCH_COHERENCY 0
80 #define WATCH_INACTIVE 0
81 #define WATCH_PWRITE 0
83 #define I915_GEM_PHYS_CURSOR_0 1
84 #define I915_GEM_PHYS_CURSOR_1 2
85 #define I915_GEM_PHYS_OVERLAY_REGS 3
86 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
88 struct drm_i915_gem_phys_object {
90 struct page **page_list;
91 drm_dma_handle_t *handle;
92 struct drm_gem_object *cur_obj;
96 struct mem_block *next;
97 struct mem_block *prev;
100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
103 struct opregion_header;
104 struct opregion_acpi;
105 struct opregion_swsci;
106 struct opregion_asle;
108 struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
116 struct drm_i915_master_private {
117 drm_local_map_t *sarea;
118 struct _drm_i915_sarea *sarea_priv;
120 #define I915_FENCE_REG_NONE -1
122 struct drm_i915_fence_reg {
123 struct drm_gem_object *obj;
124 struct list_head lru_list;
127 struct sdvo_device_mapping {
135 struct drm_i915_error_state {
150 struct drm_i915_error_object {
154 } *ringbuffer, *batchbuffer[2];
155 struct drm_i915_error_buffer {
171 struct drm_i915_display_funcs {
172 void (*dpms)(struct drm_crtc *crtc, int mode);
173 bool (*fbc_enabled)(struct drm_device *dev);
174 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
175 void (*disable_fbc)(struct drm_device *dev);
176 int (*get_display_clock_speed)(struct drm_device *dev);
177 int (*get_fifo_size)(struct drm_device *dev, int plane);
178 void (*update_wm)(struct drm_device *dev, int planea_clock,
179 int planeb_clock, int sr_hdisplay, int pixel_size);
180 /* clock updates for mode set */
182 /* render clock increase/decrease */
183 /* display clock increase/decrease */
184 /* pll clock increase/decrease */
185 /* clock gating init */
188 struct intel_overlay;
190 struct intel_device_info {
207 u8 has_pipe_cxsr : 1;
209 u8 cursor_needs_physical : 1;
213 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
214 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
215 FBC_MODE_TOO_LARGE, /* mode too large for compression */
216 FBC_BAD_PLANE, /* fbc not supported on plane */
217 FBC_NOT_TILED, /* buffer not tiled */
221 PCH_IBX, /* Ibexpeak PCH */
222 PCH_CPT, /* Cougarpoint PCH */
227 typedef struct drm_i915_private {
228 struct drm_device *dev;
230 const struct intel_device_info *info;
236 struct pci_dev *bridge_dev;
237 struct intel_ring_buffer render_ring;
238 struct intel_ring_buffer bsd_ring;
240 drm_dma_handle_t *status_page_dmah;
242 dma_addr_t dma_status_page;
244 unsigned int seqno_gfx_addr;
245 drm_local_map_t hws_map;
246 struct drm_gem_object *seqno_obj;
247 struct drm_gem_object *pwrctx;
249 struct resource mch_res;
257 wait_queue_head_t irq_queue;
258 atomic_t irq_received;
259 /** Protects user_irq_refcount and irq_mask_reg */
260 spinlock_t user_irq_lock;
262 /** Cached value of IMR to avoid reads in updating the bitfield */
265 /** splitted irq regs for graphics and display engine on Ironlake,
266 irq_mask_reg is still used for display irq. */
268 u32 gt_irq_enable_reg;
269 u32 de_irq_enable_reg;
270 u32 pch_irq_mask_reg;
271 u32 pch_irq_enable_reg;
273 u32 hotplug_supported_mask;
274 struct work_struct hotplug_work;
276 int tex_lru_log_granularity;
277 int allow_batchbuffer;
278 struct mem_block *agp_heap;
279 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
283 /* For hangcheck timer */
284 #define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
285 struct timer_list hangcheck_timer;
291 unsigned long cfb_size;
292 unsigned long cfb_pitch;
298 struct intel_opregion opregion;
301 struct intel_overlay *overlay;
304 int backlight_duty_cycle; /* restore backlight to this value */
305 bool panel_wants_dither;
306 struct drm_display_mode *panel_fixed_mode;
307 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
308 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
310 /* Feature bits from the VBIOS */
311 unsigned int int_tv_support:1;
312 unsigned int lvds_dither:1;
313 unsigned int lvds_vbt:1;
314 unsigned int int_crt_support:1;
315 unsigned int lvds_use_ssc:1;
316 unsigned int edp_support:1;
320 struct notifier_block lid_notifier;
322 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
323 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
324 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
325 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
327 unsigned int fsb_freq, mem_freq, is_ddr3;
329 spinlock_t error_lock;
330 struct drm_i915_error_state *first_error;
331 struct work_struct error_work;
332 struct workqueue_struct *wq;
334 /* Display functions */
335 struct drm_i915_display_funcs display;
337 /* PCH chipset type */
338 enum intel_pch pch_type;
363 u32 saveTRANS_HTOTAL_A;
364 u32 saveTRANS_HBLANK_A;
365 u32 saveTRANS_HSYNC_A;
366 u32 saveTRANS_VTOTAL_A;
367 u32 saveTRANS_VBLANK_A;
368 u32 saveTRANS_VSYNC_A;
376 u32 savePFIT_PGM_RATIOS;
377 u32 saveBLC_HIST_CTL;
379 u32 saveBLC_PWM_CTL2;
380 u32 saveBLC_CPU_PWM_CTL;
381 u32 saveBLC_CPU_PWM_CTL2;
394 u32 saveTRANS_HTOTAL_B;
395 u32 saveTRANS_HBLANK_B;
396 u32 saveTRANS_HSYNC_B;
397 u32 saveTRANS_VTOTAL_B;
398 u32 saveTRANS_VBLANK_B;
399 u32 saveTRANS_VSYNC_B;
413 u32 savePP_ON_DELAYS;
414 u32 savePP_OFF_DELAYS;
422 u32 savePFIT_CONTROL;
423 u32 save_palette_a[256];
424 u32 save_palette_b[256];
425 u32 saveDPFC_CB_BASE;
426 u32 saveFBC_CFB_BASE;
429 u32 saveFBC_CONTROL2;
439 u32 saveCACHE_MODE_0;
440 u32 saveMI_ARB_STATE;
451 uint64_t saveFENCE[16];
462 u32 savePIPEA_GMCH_DATA_M;
463 u32 savePIPEB_GMCH_DATA_M;
464 u32 savePIPEA_GMCH_DATA_N;
465 u32 savePIPEB_GMCH_DATA_N;
466 u32 savePIPEA_DP_LINK_M;
467 u32 savePIPEB_DP_LINK_M;
468 u32 savePIPEA_DP_LINK_N;
469 u32 savePIPEB_DP_LINK_N;
480 u32 savePCH_DREF_CONTROL;
481 u32 saveDISP_ARB_CTL;
482 u32 savePIPEA_DATA_M1;
483 u32 savePIPEA_DATA_N1;
484 u32 savePIPEA_LINK_M1;
485 u32 savePIPEA_LINK_N1;
486 u32 savePIPEB_DATA_M1;
487 u32 savePIPEB_DATA_N1;
488 u32 savePIPEB_LINK_M1;
489 u32 savePIPEB_LINK_N1;
490 u32 saveMCHBAR_RENDER_STANDBY;
493 struct drm_mm gtt_space;
495 struct io_mapping *gtt_mapping;
499 * Membership on list of all loaded devices, used to evict
500 * inactive buffers under memory pressure.
502 * Modifications should only be done whilst holding the
503 * shrink_list_lock spinlock.
505 struct list_head shrink_list;
507 spinlock_t active_list_lock;
510 * List of objects which are not in the ringbuffer but which
511 * still have a write_domain which needs to be flushed before
514 * last_rendering_seqno is 0 while an object is in this list.
516 * A reference is held on the buffer while on this list.
518 struct list_head flushing_list;
521 * List of objects currently pending a GPU write flush.
523 * All elements on this list will belong to either the
524 * active_list or flushing_list, last_rendering_seqno can
525 * be used to differentiate between the two elements.
527 struct list_head gpu_write_list;
530 * LRU list of objects which are not in the ringbuffer and
531 * are ready to unbind, but are still in the GTT.
533 * last_rendering_seqno is 0 while an object is in this list.
535 * A reference is not held on the buffer while on this list,
536 * as merely being GTT-bound shouldn't prevent its being
537 * freed, and we'll pull it off the list in the free path.
539 struct list_head inactive_list;
541 /** LRU list of objects with fence regs on them. */
542 struct list_head fence_list;
545 * We leave the user IRQ off as much as possible,
546 * but this means that requests will finish and never
547 * be retired once the system goes idle. Set a timer to
548 * fire periodically while the ring is running. When it
549 * fires, go retire requests.
551 struct delayed_work retire_work;
553 uint32_t next_gem_seqno;
556 * Waiting sequence number, if any
558 uint32_t waiting_gem_seqno;
561 * Last seq seen at irq time
563 uint32_t irq_gem_seqno;
566 * Flag if the X Server, and thus DRM, is not currently in
567 * control of the device.
569 * This is set between LeaveVT and EnterVT. It needs to be
570 * replaced with a semaphore. It also needs to be
571 * transitioned away from for kernel modesetting.
576 * Flag if the hardware appears to be wedged.
578 * This is set when attempts to idle the device timeout.
579 * It prevents command submission from occuring and makes
580 * every pending request fail
584 /** Bit 6 swizzling required for X tiling */
585 uint32_t bit_6_swizzle_x;
586 /** Bit 6 swizzling required for Y tiling */
587 uint32_t bit_6_swizzle_y;
589 /* storage for physical objects */
590 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
592 struct sdvo_device_mapping sdvo_mappings[2];
593 /* indicate whether the LVDS_BORDER should be enabled or not */
594 unsigned int lvds_border_bits;
596 struct drm_crtc *plane_to_crtc_mapping[2];
597 struct drm_crtc *pipe_to_crtc_mapping[2];
598 wait_queue_head_t pending_flip_queue;
600 /* Reclocking support */
601 bool render_reclock_avail;
602 bool lvds_downclock_avail;
603 /* indicate whether the LVDS EDID is OK */
605 /* indicates the reduced downclock for LVDS*/
607 struct work_struct idle_work;
608 struct timer_list idle_timer;
612 struct child_device_config *child_dev;
613 struct drm_connector *int_lvds_connector;
615 bool mchbar_need_disable;
624 unsigned long last_time1;
626 struct timespec last_time2;
627 unsigned long gfx_power;
631 spinlock_t *mchdev_lock;
633 enum no_fbc_reason no_fbc_reason;
635 struct drm_mm_node *compressed_fb;
636 struct drm_mm_node *compressed_llb;
638 /* list of fbdev register on this device */
639 struct intel_fbdev *fbdev;
640 } drm_i915_private_t;
642 /** driver private structure attached to each drm_gem_object */
643 struct drm_i915_gem_object {
644 struct drm_gem_object base;
646 /** Current space allocated to this object in the GTT, if any. */
647 struct drm_mm_node *gtt_space;
649 /** This object's place on the active/flushing/inactive lists */
650 struct list_head list;
651 /** This object's place on GPU write list */
652 struct list_head gpu_write_list;
655 * This is set if the object is on the active or flushing lists
656 * (has pending rendering), and is not set if it's on inactive (ready
659 unsigned int active : 1;
662 * This is set if the object has been written to since last bound
665 unsigned int dirty : 1;
668 * Fence register bits (if any) for this object. Will be set
669 * as needed when mapped into the GTT.
670 * Protected by dev->struct_mutex.
672 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
677 * Used for checking the object doesn't appear more than once
678 * in an execbuffer object list.
680 unsigned int in_execbuffer : 1;
683 * Advice: are the backing pages purgeable?
685 unsigned int madv : 2;
688 * Refcount for the pages array. With the current locking scheme, there
689 * are at most two concurrent users: Binding a bo to the gtt and
690 * pwrite/pread using physical addresses. So two bits for a maximum
691 * of two users are enough.
693 unsigned int pages_refcount : 2;
694 #define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
697 * Current tiling mode for the object.
699 unsigned int tiling_mode : 2;
701 /** How many users have pinned this object in GTT space. The following
702 * users can each hold at most one reference: pwrite/pread, pin_ioctl
703 * (via user_pin_count), execbuffer (objects are not allowed multiple
704 * times for the same batchbuffer), and the framebuffer code. When
705 * switching/pageflipping, the framebuffer code has at most two buffers
708 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
709 * bits with absolutely no headroom. So use 4 bits. */
711 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
713 /** AGP memory structure for our GTT binding. */
714 DRM_AGP_MEM *agp_mem;
719 * Current offset of the object in GTT space.
721 * This is the same as gtt_space->start
725 /* Which ring is refering to is this object */
726 struct intel_ring_buffer *ring;
729 * Fake offset for use by mmap(2)
731 uint64_t mmap_offset;
733 /** Breadcrumb of last rendering to the buffer. */
734 uint32_t last_rendering_seqno;
736 /** Current tiling stride for the object, if it's tiled. */
739 /** Record of address bit 17 of each page at last unbind. */
742 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
746 * If present, while GEM_DOMAIN_CPU is in the read domain this array
747 * flags which individual pages are valid.
749 uint8_t *page_cpu_valid;
751 /** User space pin count and filp owning the pin */
752 uint32_t user_pin_count;
753 struct drm_file *pin_filp;
755 /** for phy allocated objects */
756 struct drm_i915_gem_phys_object *phys_obj;
759 * Number of crtcs where this object is currently the fb, but
760 * will be page flipped away on the next vblank. When it
761 * reaches 0, dev_priv->pending_flip_queue will be woken up.
763 atomic_t pending_flip;
766 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
769 * Request queue structure.
771 * The request queue allows us to note sequence numbers that have been emitted
772 * and may be associated with active buffers to be retired.
774 * By keeping this list, we can avoid having to do questionable
775 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
776 * an emission time with seqnos for tracking how far ahead of the GPU we are.
778 struct drm_i915_gem_request {
779 /** On Which ring this request was generated */
780 struct intel_ring_buffer *ring;
782 /** GEM sequence number associated with this request. */
785 /** Time at which this request was emitted, in jiffies. */
786 unsigned long emitted_jiffies;
788 /** global list entry for this request */
789 struct list_head list;
791 /** file_priv list entry for this request */
792 struct list_head client_list;
795 struct drm_i915_file_private {
797 struct list_head request_list;
801 enum intel_chip_family {
808 extern struct drm_ioctl_desc i915_ioctls[];
809 extern int i915_max_ioctl;
810 extern unsigned int i915_fbpercrtc;
811 extern unsigned int i915_powersave;
812 extern unsigned int i915_lvds_downclock;
814 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
815 extern int i915_resume(struct drm_device *dev);
816 extern void i915_save_display(struct drm_device *dev);
817 extern void i915_restore_display(struct drm_device *dev);
818 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
819 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
822 extern void i915_kernel_lost_context(struct drm_device * dev);
823 extern int i915_driver_load(struct drm_device *, unsigned long flags);
824 extern int i915_driver_unload(struct drm_device *);
825 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
826 extern void i915_driver_lastclose(struct drm_device * dev);
827 extern void i915_driver_preclose(struct drm_device *dev,
828 struct drm_file *file_priv);
829 extern void i915_driver_postclose(struct drm_device *dev,
830 struct drm_file *file_priv);
831 extern int i915_driver_device_is_agp(struct drm_device * dev);
832 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
834 extern int i915_emit_box(struct drm_device *dev,
835 struct drm_clip_rect *boxes,
836 int i, int DR1, int DR4);
837 extern int i965_reset(struct drm_device *dev, u8 flags);
838 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
839 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
840 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
841 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
845 void i915_hangcheck_elapsed(unsigned long data);
846 void i915_destroy_error_state(struct drm_device *dev);
847 extern int i915_irq_emit(struct drm_device *dev, void *data,
848 struct drm_file *file_priv);
849 extern int i915_irq_wait(struct drm_device *dev, void *data,
850 struct drm_file *file_priv);
851 void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
852 extern void i915_enable_interrupt (struct drm_device *dev);
854 extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
855 extern void i915_driver_irq_preinstall(struct drm_device * dev);
856 extern int i915_driver_irq_postinstall(struct drm_device *dev);
857 extern void i915_driver_irq_uninstall(struct drm_device * dev);
858 extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
859 struct drm_file *file_priv);
860 extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
861 struct drm_file *file_priv);
862 extern int i915_enable_vblank(struct drm_device *dev, int crtc);
863 extern void i915_disable_vblank(struct drm_device *dev, int crtc);
864 extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
865 extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
866 extern int i915_vblank_swap(struct drm_device *dev, void *data,
867 struct drm_file *file_priv);
868 extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
869 extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
870 extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
872 extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
876 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
879 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
881 void intel_enable_asle (struct drm_device *dev);
885 extern int i915_mem_alloc(struct drm_device *dev, void *data,
886 struct drm_file *file_priv);
887 extern int i915_mem_free(struct drm_device *dev, void *data,
888 struct drm_file *file_priv);
889 extern int i915_mem_init_heap(struct drm_device *dev, void *data,
890 struct drm_file *file_priv);
891 extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
892 struct drm_file *file_priv);
893 extern void i915_mem_takedown(struct mem_block **heap);
894 extern void i915_mem_release(struct drm_device * dev,
895 struct drm_file *file_priv, struct mem_block *heap);
897 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
898 struct drm_file *file_priv);
899 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
900 struct drm_file *file_priv);
901 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
902 struct drm_file *file_priv);
903 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
904 struct drm_file *file_priv);
905 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
906 struct drm_file *file_priv);
907 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
908 struct drm_file *file_priv);
909 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
910 struct drm_file *file_priv);
911 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
912 struct drm_file *file_priv);
913 int i915_gem_execbuffer(struct drm_device *dev, void *data,
914 struct drm_file *file_priv);
915 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
916 struct drm_file *file_priv);
917 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
918 struct drm_file *file_priv);
919 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
920 struct drm_file *file_priv);
921 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
922 struct drm_file *file_priv);
923 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
924 struct drm_file *file_priv);
925 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
926 struct drm_file *file_priv);
927 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
928 struct drm_file *file_priv);
929 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
930 struct drm_file *file_priv);
931 int i915_gem_set_tiling(struct drm_device *dev, void *data,
932 struct drm_file *file_priv);
933 int i915_gem_get_tiling(struct drm_device *dev, void *data,
934 struct drm_file *file_priv);
935 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
936 struct drm_file *file_priv);
937 void i915_gem_load(struct drm_device *dev);
938 int i915_gem_init_object(struct drm_gem_object *obj);
939 struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
941 void i915_gem_free_object(struct drm_gem_object *obj);
942 int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
943 void i915_gem_object_unpin(struct drm_gem_object *obj);
944 int i915_gem_object_unbind(struct drm_gem_object *obj);
945 void i915_gem_release_mmap(struct drm_gem_object *obj);
946 void i915_gem_lastclose(struct drm_device *dev);
947 uint32_t i915_get_gem_seqno(struct drm_device *dev,
948 struct intel_ring_buffer *ring);
949 bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
950 int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
951 int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
952 void i915_gem_retire_requests(struct drm_device *dev,
953 struct intel_ring_buffer *ring);
954 void i915_gem_retire_work_handler(struct work_struct *work);
955 void i915_gem_clflush_object(struct drm_gem_object *obj);
956 int i915_gem_object_set_domain(struct drm_gem_object *obj,
957 uint32_t read_domains,
958 uint32_t write_domain);
959 int i915_gem_init_ringbuffer(struct drm_device *dev);
960 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
961 int i915_gem_do_init(struct drm_device *dev, unsigned long start,
963 int i915_gem_idle(struct drm_device *dev);
964 uint32_t i915_add_request(struct drm_device *dev,
965 struct drm_file *file_priv,
966 uint32_t flush_domains,
967 struct intel_ring_buffer *ring);
968 int i915_do_wait_request(struct drm_device *dev,
969 uint32_t seqno, int interruptible,
970 struct intel_ring_buffer *ring);
971 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
972 int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
974 int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
975 int i915_gem_attach_phys_object(struct drm_device *dev,
976 struct drm_gem_object *obj, int id);
977 void i915_gem_detach_phys_object(struct drm_device *dev,
978 struct drm_gem_object *obj);
979 void i915_gem_free_all_phys_object(struct drm_device *dev);
980 int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
981 void i915_gem_object_put_pages(struct drm_gem_object *obj);
982 void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
983 void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
985 void i915_gem_shrinker_init(void);
986 void i915_gem_shrinker_exit(void);
988 /* i915_gem_tiling.c */
989 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
990 void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
991 void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
992 bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
994 bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
997 /* i915_gem_debug.c */
998 void i915_gem_dump_object(struct drm_gem_object *obj, int len,
999 const char *where, uint32_t mark);
1001 void i915_verify_inactive(struct drm_device *dev, char *file, int line);
1003 #define i915_verify_inactive(dev, file, line)
1005 void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1006 void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1007 const char *where, uint32_t mark);
1008 void i915_dump_lru(struct drm_device *dev, const char *where);
1010 /* i915_debugfs.c */
1011 int i915_debugfs_init(struct drm_minor *minor);
1012 void i915_debugfs_cleanup(struct drm_minor *minor);
1014 /* i915_suspend.c */
1015 extern int i915_save_state(struct drm_device *dev);
1016 extern int i915_restore_state(struct drm_device *dev);
1018 /* i915_suspend.c */
1019 extern int i915_save_state(struct drm_device *dev);
1020 extern int i915_restore_state(struct drm_device *dev);
1023 /* i915_opregion.c */
1024 extern int intel_opregion_init(struct drm_device *dev, int resume);
1025 extern void intel_opregion_free(struct drm_device *dev, int suspend);
1026 extern void opregion_asle_intr(struct drm_device *dev);
1027 extern void ironlake_opregion_gse_intr(struct drm_device *dev);
1028 extern void opregion_enable_asle(struct drm_device *dev);
1030 static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
1031 static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
1032 static inline void opregion_asle_intr(struct drm_device *dev) { return; }
1033 static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
1034 static inline void opregion_enable_asle(struct drm_device *dev) { return; }
1038 extern void intel_modeset_init(struct drm_device *dev);
1039 extern void intel_modeset_cleanup(struct drm_device *dev);
1040 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1041 extern void i8xx_disable_fbc(struct drm_device *dev);
1042 extern void g4x_disable_fbc(struct drm_device *dev);
1043 extern void intel_disable_fbc(struct drm_device *dev);
1044 extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1045 extern bool intel_fbc_enabled(struct drm_device *dev);
1046 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1047 extern void intel_detect_pch (struct drm_device *dev);
1048 extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
1051 * Lock test for when it's just for synchronization of ring access.
1053 * In that case, we don't need to do it when GEM is initialized as nobody else
1054 * has access to the ring.
1056 #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
1057 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1059 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1062 #define I915_READ(reg) readl(dev_priv->regs + (reg))
1063 #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1064 #define I915_READ16(reg) readw(dev_priv->regs + (reg))
1065 #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1066 #define I915_READ8(reg) readb(dev_priv->regs + (reg))
1067 #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
1068 #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
1069 #define I915_READ64(reg) readq(dev_priv->regs + (reg))
1070 #define POSTING_READ(reg) (void)I915_READ(reg)
1071 #define POSTING_READ16(reg) (void)I915_READ16(reg)
1073 #define I915_VERBOSE 0
1075 #define BEGIN_LP_RING(n) do { \
1076 drm_i915_private_t *dev_priv = dev->dev_private; \
1078 DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
1079 intel_ring_begin(dev, &dev_priv->render_ring, 4*(n)); \
1083 #define OUT_RING(x) do { \
1084 drm_i915_private_t *dev_priv = dev->dev_private; \
1086 DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
1087 intel_ring_emit(dev, &dev_priv->render_ring, x); \
1090 #define ADVANCE_LP_RING() do { \
1091 drm_i915_private_t *dev_priv = dev->dev_private; \
1093 DRM_DEBUG("ADVANCE_LP_RING %x\n", \
1094 dev_priv->render_ring.tail); \
1095 intel_ring_advance(dev, &dev_priv->render_ring); \
1099 * Reads a dword out of the status page, which is written to from the command
1100 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1101 * MI_STORE_DATA_IMM.
1103 * The following dwords have a reserved meaning:
1104 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1105 * 0x04: ring 0 head pointer
1106 * 0x05: ring 1 head pointer (915-class)
1107 * 0x06: ring 2 head pointer (915-class)
1108 * 0x10-0x1b: Context status DWords (GM45)
1109 * 0x1f: Last written status offset. (GM45)
1111 * The area from dword 0x20 to 0x3ff is available for driver usage.
1113 #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1114 (dev_priv->render_ring.status_page.page_addr))[reg])
1115 #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
1116 #define I915_GEM_HWS_INDEX 0x20
1117 #define I915_BREADCRUMB_INDEX 0x21
1119 #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1121 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
1122 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
1123 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1124 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1125 #define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
1126 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1127 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1128 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1129 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1130 #define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1131 #define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
1132 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1133 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1134 #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1135 #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1136 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1137 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1138 #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1139 #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1140 #define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1141 #define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
1142 #define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
1143 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1145 #define IS_GEN3(dev) (IS_I915G(dev) || \
1151 #define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
1152 (dev)->pci_device == 0x2982 || \
1153 (dev)->pci_device == 0x2992 || \
1154 (dev)->pci_device == 0x29A2 || \
1155 (dev)->pci_device == 0x2A02 || \
1156 (dev)->pci_device == 0x2A12 || \
1157 (dev)->pci_device == 0x2E02 || \
1158 (dev)->pci_device == 0x2E12 || \
1159 (dev)->pci_device == 0x2E22 || \
1160 (dev)->pci_device == 0x2E32 || \
1161 (dev)->pci_device == 0x2A42 || \
1162 (dev)->pci_device == 0x2E42)
1164 #define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
1165 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1167 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1168 * rows, which changed the alignment requirements and fence programming.
1170 #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1172 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1173 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1174 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1175 #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1176 #define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
1177 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
1179 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1180 /* dsparb controlled by hw only */
1181 #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1183 #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
1184 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1185 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1186 #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
1188 #define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1190 #define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
1192 #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1193 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1195 #define PRIMARY_RINGBUFFER_SIZE (128*1024)