2 * Intel X38 Memory Controller kernel module
3 * Copyright (C) 2008 Cluster Computing, Inc.
5 * This file may be distributed under the terms of the
6 * GNU General Public License.
8 * This file is based on i3200_edac.c
12 #include <linux/module.h>
13 #include <linux/init.h>
14 #include <linux/pci.h>
15 #include <linux/pci_ids.h>
16 #include <linux/edac.h>
17 #include "edac_core.h"
19 #define X38_REVISION "1.1"
21 #define EDAC_MOD_STR "x38_edac"
23 #define PCI_DEVICE_ID_INTEL_X38_HB 0x29e0
26 #define X38_RANKS_PER_CHANNEL 4
27 #define X38_CHANNELS 2
29 /* Intel X38 register addresses - device 0 function 0 - DRAM Controller */
31 #define X38_MCHBAR_LOW 0x48 /* MCH Memory Mapped Register BAR */
32 #define X38_MCHBAR_HIGH 0x4c
33 #define X38_MCHBAR_MASK 0xfffffc000ULL /* bits 35:14 */
34 #define X38_MMR_WINDOW_SIZE 16384
36 #define X38_TOM 0xa0 /* Top of Memory (16b)
39 * 9:0 total populated physical memory
41 #define X38_TOM_MASK 0x3ff /* bits 9:0 */
42 #define X38_TOM_SHIFT 26 /* 64MiB grain */
44 #define X38_ERRSTS 0xc8 /* Error Status Register (16b)
47 * 14 Isochronous TBWRR Run Behind FIFO Full
49 * 13 Isochronous TBWRR Run Behind FIFO Put
52 * 11 MCH Thermal Sensor Event
53 * for SMI/SCI/SERR (GTSE)
55 * 9 LOCK to non-DRAM Memory Flag (LCKF)
57 * 7 DRAM Throttle Flag (DTF)
59 * 1 Multi-bit DRAM ECC Error Flag (DMERR)
60 * 0 Single-bit DRAM ECC Error Flag (DSERR)
62 #define X38_ERRSTS_UE 0x0002
63 #define X38_ERRSTS_CE 0x0001
64 #define X38_ERRSTS_BITS (X38_ERRSTS_UE | X38_ERRSTS_CE)
67 /* Intel MMIO register space - device 0 function 0 - MMR space */
69 #define X38_C0DRB 0x200 /* Channel 0 DRAM Rank Boundary (16b x 4)
72 * 9:0 Channel 0 DRAM Rank Boundary Address
74 #define X38_C1DRB 0x600 /* Channel 1 DRAM Rank Boundary (16b x 4) */
75 #define X38_DRB_MASK 0x3ff /* bits 9:0 */
76 #define X38_DRB_SHIFT 26 /* 64MiB grain */
78 #define X38_C0ECCERRLOG 0x280 /* Channel 0 ECC Error Log (64b)
80 * 63:48 Error Column Address (ERRCOL)
81 * 47:32 Error Row Address (ERRROW)
82 * 31:29 Error Bank Address (ERRBANK)
83 * 28:27 Error Rank Address (ERRRANK)
85 * 23:16 Error Syndrome (ERRSYND)
87 * 1 Multiple Bit Error Status (MERRSTS)
88 * 0 Correctable Error Status (CERRSTS)
90 #define X38_C1ECCERRLOG 0x680 /* Channel 1 ECC Error Log (64b) */
91 #define X38_ECCERRLOG_CE 0x1
92 #define X38_ECCERRLOG_UE 0x2
93 #define X38_ECCERRLOG_RANK_BITS 0x18000000
94 #define X38_ECCERRLOG_SYNDROME_BITS 0xff0000
96 #define X38_CAPID0 0xe0 /* see P.94 of spec for details */
98 static int x38_channel_num;
100 static int how_many_channel(struct pci_dev *pdev)
102 unsigned char capid0_8b; /* 8th byte of CAPID0 */
104 pci_read_config_byte(pdev, X38_CAPID0 + 8, &capid0_8b);
105 if (capid0_8b & 0x20) { /* check DCD: Dual Channel Disable */
106 debugf0("In single channel mode.\n");
109 debugf0("In dual channel mode.\n");
113 return x38_channel_num;
116 static unsigned long eccerrlog_syndrome(u64 log)
118 return (log & X38_ECCERRLOG_SYNDROME_BITS) >> 16;
121 static int eccerrlog_row(int channel, u64 log)
123 return ((log & X38_ECCERRLOG_RANK_BITS) >> 27) |
124 (channel * X38_RANKS_PER_CHANNEL);
131 struct x38_dev_info {
132 const char *ctl_name;
135 struct x38_error_info {
138 u64 eccerrlog[X38_CHANNELS];
141 static const struct x38_dev_info x38_devs[] = {
146 static struct pci_dev *mci_pdev;
147 static int x38_registered = 1;
150 static void x38_clear_error_info(struct mem_ctl_info *mci)
152 struct pci_dev *pdev;
154 pdev = to_pci_dev(mci->dev);
157 * Clear any error bits.
158 * (Yes, we really clear bits by writing 1 to them.)
160 pci_write_bits16(pdev, X38_ERRSTS, X38_ERRSTS_BITS,
164 static u64 x38_readq(const void __iomem *addr)
166 return readl(addr) | (((u64)readl(addr + 4)) << 32);
169 static void x38_get_and_clear_error_info(struct mem_ctl_info *mci,
170 struct x38_error_info *info)
172 struct pci_dev *pdev;
173 void __iomem *window = mci->pvt_info;
175 pdev = to_pci_dev(mci->dev);
178 * This is a mess because there is no atomic way to read all the
179 * registers at once and the registers can transition from CE being
182 pci_read_config_word(pdev, X38_ERRSTS, &info->errsts);
183 if (!(info->errsts & X38_ERRSTS_BITS))
186 info->eccerrlog[0] = x38_readq(window + X38_C0ECCERRLOG);
187 if (x38_channel_num == 2)
188 info->eccerrlog[1] = x38_readq(window + X38_C1ECCERRLOG);
190 pci_read_config_word(pdev, X38_ERRSTS, &info->errsts2);
193 * If the error is the same for both reads then the first set
194 * of reads is valid. If there is a change then there is a CE
195 * with no info and the second set of reads is valid and
198 if ((info->errsts ^ info->errsts2) & X38_ERRSTS_BITS) {
199 info->eccerrlog[0] = x38_readq(window + X38_C0ECCERRLOG);
200 if (x38_channel_num == 2)
202 x38_readq(window + X38_C1ECCERRLOG);
205 x38_clear_error_info(mci);
208 static void x38_process_error_info(struct mem_ctl_info *mci,
209 struct x38_error_info *info)
214 if (!(info->errsts & X38_ERRSTS_BITS))
217 if ((info->errsts ^ info->errsts2) & X38_ERRSTS_BITS) {
218 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 0, 0, 0,
220 "UE overwrote CE", "", NULL);
221 info->errsts = info->errsts2;
224 for (channel = 0; channel < x38_channel_num; channel++) {
225 log = info->eccerrlog[channel];
226 if (log & X38_ECCERRLOG_UE) {
227 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci,
229 eccerrlog_row(channel, log),
232 } else if (log & X38_ECCERRLOG_CE) {
233 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci,
234 0, 0, eccerrlog_syndrome(log),
235 eccerrlog_row(channel, log),
242 static void x38_check(struct mem_ctl_info *mci)
244 struct x38_error_info info;
246 debugf1("MC%d: %s()\n", mci->mc_idx, __func__);
247 x38_get_and_clear_error_info(mci, &info);
248 x38_process_error_info(mci, &info);
252 void __iomem *x38_map_mchbar(struct pci_dev *pdev)
261 void __iomem *window;
263 pci_read_config_dword(pdev, X38_MCHBAR_LOW, &u.mchbar_low);
264 pci_write_config_dword(pdev, X38_MCHBAR_LOW, u.mchbar_low | 0x1);
265 pci_read_config_dword(pdev, X38_MCHBAR_HIGH, &u.mchbar_high);
266 u.mchbar &= X38_MCHBAR_MASK;
268 if (u.mchbar != (resource_size_t)u.mchbar) {
270 "x38: mmio space beyond accessible range (0x%llx)\n",
271 (unsigned long long)u.mchbar);
275 window = ioremap_nocache(u.mchbar, X38_MMR_WINDOW_SIZE);
277 printk(KERN_ERR "x38: cannot map mmio space at 0x%llx\n",
278 (unsigned long long)u.mchbar);
284 static void x38_get_drbs(void __iomem *window,
285 u16 drbs[X38_CHANNELS][X38_RANKS_PER_CHANNEL])
289 for (i = 0; i < X38_RANKS_PER_CHANNEL; i++) {
290 drbs[0][i] = readw(window + X38_C0DRB + 2*i) & X38_DRB_MASK;
291 drbs[1][i] = readw(window + X38_C1DRB + 2*i) & X38_DRB_MASK;
295 static bool x38_is_stacked(struct pci_dev *pdev,
296 u16 drbs[X38_CHANNELS][X38_RANKS_PER_CHANNEL])
300 pci_read_config_word(pdev, X38_TOM, &tom);
303 return drbs[X38_CHANNELS - 1][X38_RANKS_PER_CHANNEL - 1] == tom;
306 static unsigned long drb_to_nr_pages(
307 u16 drbs[X38_CHANNELS][X38_RANKS_PER_CHANNEL],
308 bool stacked, int channel, int rank)
312 n = drbs[channel][rank];
314 n -= drbs[channel][rank - 1];
315 if (stacked && (channel == 1) && drbs[channel][rank] ==
316 drbs[channel][X38_RANKS_PER_CHANNEL - 1]) {
317 n -= drbs[0][X38_RANKS_PER_CHANNEL - 1];
320 n <<= (X38_DRB_SHIFT - PAGE_SHIFT);
324 static int x38_probe1(struct pci_dev *pdev, int dev_idx)
328 struct mem_ctl_info *mci = NULL;
329 struct edac_mc_layer layers[2];
330 u16 drbs[X38_CHANNELS][X38_RANKS_PER_CHANNEL];
332 void __iomem *window;
334 debugf0("MC: %s()\n", __func__);
336 window = x38_map_mchbar(pdev);
340 x38_get_drbs(window, drbs);
342 how_many_channel(pdev);
344 /* FIXME: unconventional pvt_info usage */
345 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
346 layers[0].size = X38_RANKS;
347 layers[0].is_virt_csrow = true;
348 layers[1].type = EDAC_MC_LAYER_CHANNEL;
349 layers[1].size = x38_channel_num;
350 layers[1].is_virt_csrow = false;
351 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, 0);
355 debugf3("MC: %s(): init mci\n", __func__);
357 mci->dev = &pdev->dev;
358 mci->mtype_cap = MEM_FLAG_DDR2;
360 mci->edac_ctl_cap = EDAC_FLAG_SECDED;
361 mci->edac_cap = EDAC_FLAG_SECDED;
363 mci->mod_name = EDAC_MOD_STR;
364 mci->mod_ver = X38_REVISION;
365 mci->ctl_name = x38_devs[dev_idx].ctl_name;
366 mci->dev_name = pci_name(pdev);
367 mci->edac_check = x38_check;
368 mci->ctl_page_to_phys = NULL;
369 mci->pvt_info = window;
371 stacked = x38_is_stacked(pdev, drbs);
374 * The dram rank boundary (DRB) reg values are boundary addresses
375 * for each DRAM rank with a granularity of 64MB. DRB regs are
376 * cumulative; the last one will contain the total memory
377 * contained in all ranks.
379 for (i = 0; i < mci->nr_csrows; i++) {
380 unsigned long nr_pages;
381 struct csrow_info *csrow = &mci->csrows[i];
383 nr_pages = drb_to_nr_pages(drbs, stacked,
384 i / X38_RANKS_PER_CHANNEL,
385 i % X38_RANKS_PER_CHANNEL);
390 for (j = 0; j < x38_channel_num; j++) {
391 struct dimm_info *dimm = csrow->channels[j].dimm;
393 dimm->nr_pages = nr_pages / x38_channel_num;
394 dimm->grain = nr_pages << PAGE_SHIFT;
395 dimm->mtype = MEM_DDR2;
396 dimm->dtype = DEV_UNKNOWN;
397 dimm->edac_mode = EDAC_UNKNOWN;
401 x38_clear_error_info(mci);
404 if (edac_mc_add_mc(mci)) {
405 debugf3("MC: %s(): failed edac_mc_add_mc()\n", __func__);
409 /* get this far and it's successful */
410 debugf3("MC: %s(): success\n", __func__);
421 static int __devinit x38_init_one(struct pci_dev *pdev,
422 const struct pci_device_id *ent)
426 debugf0("MC: %s()\n", __func__);
428 if (pci_enable_device(pdev) < 0)
431 rc = x38_probe1(pdev, ent->driver_data);
433 mci_pdev = pci_dev_get(pdev);
438 static void __devexit x38_remove_one(struct pci_dev *pdev)
440 struct mem_ctl_info *mci;
442 debugf0("%s()\n", __func__);
444 mci = edac_mc_del_mc(&pdev->dev);
448 iounmap(mci->pvt_info);
453 static DEFINE_PCI_DEVICE_TABLE(x38_pci_tbl) = {
455 PCI_VEND_DEV(INTEL, X38_HB), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
459 } /* 0 terminated list. */
462 MODULE_DEVICE_TABLE(pci, x38_pci_tbl);
464 static struct pci_driver x38_driver = {
465 .name = EDAC_MOD_STR,
466 .probe = x38_init_one,
467 .remove = __devexit_p(x38_remove_one),
468 .id_table = x38_pci_tbl,
471 static int __init x38_init(void)
475 debugf3("MC: %s()\n", __func__);
477 /* Ensure that the OPSTATE is set correctly for POLL or NMI */
480 pci_rc = pci_register_driver(&x38_driver);
486 mci_pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
487 PCI_DEVICE_ID_INTEL_X38_HB, NULL);
489 debugf0("x38 pci_get_device fail\n");
494 pci_rc = x38_init_one(mci_pdev, x38_pci_tbl);
496 debugf0("x38 init fail\n");
505 pci_unregister_driver(&x38_driver);
509 pci_dev_put(mci_pdev);
514 static void __exit x38_exit(void)
516 debugf3("MC: %s()\n", __func__);
518 pci_unregister_driver(&x38_driver);
519 if (!x38_registered) {
520 x38_remove_one(mci_pdev);
521 pci_dev_put(mci_pdev);
525 module_init(x38_init);
526 module_exit(x38_exit);
528 MODULE_LICENSE("GPL");
529 MODULE_AUTHOR("Cluster Computing, Inc. Hitoshi Mitake");
530 MODULE_DESCRIPTION("MC support for Intel X38 memory hub controllers");
532 module_param(edac_op_state, int, 0444);
533 MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");