clk: rockchip: rk3399: fix up the dclk_vop1_div parents
[firefly-linux-kernel-4.4.55.git] / drivers / clk / rockchip / clk-rk3399.c
1 /*
2  * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
3  * Author: Xing Zheng <zhengxing@rock-chips.com>
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License as published by
7  * the Free Software Foundation; either version 2 of the License, or
8  * (at your option) any later version.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  */
15
16 #include <linux/clk-provider.h>
17 #include <linux/of.h>
18 #include <linux/of_address.h>
19 #include <linux/platform_device.h>
20 #include <linux/regmap.h>
21 #include <dt-bindings/clock/rk3399-cru.h>
22 #include "clk.h"
23
24 enum rk3399_plls {
25         lpll, bpll, dpll, cpll, gpll, npll, vpll,
26 };
27
28 enum rk3399_pmu_plls {
29         ppll,
30 };
31
32 static struct rockchip_pll_rate_table rk3399_pll_rates[] = {
33         /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
34         RK3036_PLL_RATE(2208000000, 1, 92, 1, 1, 1, 0),
35         RK3036_PLL_RATE(2184000000, 1, 91, 1, 1, 1, 0),
36         RK3036_PLL_RATE(2160000000, 1, 90, 1, 1, 1, 0),
37         RK3036_PLL_RATE(2136000000, 1, 89, 1, 1, 1, 0),
38         RK3036_PLL_RATE(2112000000, 1, 88, 1, 1, 1, 0),
39         RK3036_PLL_RATE(2088000000, 1, 87, 1, 1, 1, 0),
40         RK3036_PLL_RATE(2064000000, 1, 86, 1, 1, 1, 0),
41         RK3036_PLL_RATE(2040000000, 1, 85, 1, 1, 1, 0),
42         RK3036_PLL_RATE(2016000000, 1, 84, 1, 1, 1, 0),
43         RK3036_PLL_RATE(1992000000, 1, 83, 1, 1, 1, 0),
44         RK3036_PLL_RATE(1968000000, 1, 82, 1, 1, 1, 0),
45         RK3036_PLL_RATE(1944000000, 1, 81, 1, 1, 1, 0),
46         RK3036_PLL_RATE(1920000000, 1, 80, 1, 1, 1, 0),
47         RK3036_PLL_RATE(1896000000, 1, 79, 1, 1, 1, 0),
48         RK3036_PLL_RATE(1872000000, 1, 78, 1, 1, 1, 0),
49         RK3036_PLL_RATE(1848000000, 1, 77, 1, 1, 1, 0),
50         RK3036_PLL_RATE(1824000000, 1, 76, 1, 1, 1, 0),
51         RK3036_PLL_RATE(1800000000, 1, 75, 1, 1, 1, 0),
52         RK3036_PLL_RATE(1776000000, 1, 74, 1, 1, 1, 0),
53         RK3036_PLL_RATE(1752000000, 1, 73, 1, 1, 1, 0),
54         RK3036_PLL_RATE(1728000000, 1, 72, 1, 1, 1, 0),
55         RK3036_PLL_RATE(1704000000, 1, 71, 1, 1, 1, 0),
56         RK3036_PLL_RATE(1680000000, 1, 70, 1, 1, 1, 0),
57         RK3036_PLL_RATE(1656000000, 1, 69, 1, 1, 1, 0),
58         RK3036_PLL_RATE(1632000000, 1, 68, 1, 1, 1, 0),
59         RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
60         RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
61         RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
62         RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
63         RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
64         RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
65         RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
66         RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
67         RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
68         RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
69         RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
70         RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
71         RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
72         RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
73         RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
74         RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
75         RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
76         RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
77         RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
78         RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
79         RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
80         RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
81         RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
82         RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
83         RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
84         RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
85         RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
86         RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
87         RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
88         RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
89         RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
90         RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0),
91         RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
92         RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
93         RK3036_PLL_RATE( 676000000, 3, 169, 2, 1, 1, 0),
94         RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
95         RK3036_PLL_RATE( 594000000, 1, 99, 4, 1, 1, 0),
96         RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
97         RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
98         RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
99         RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
100         RK3036_PLL_RATE( 297000000, 1, 99, 4, 2, 1, 0),
101         RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
102         RK3036_PLL_RATE( 148500000, 1, 99, 4, 4, 1, 0),
103         RK3036_PLL_RATE( 106500000, 1, 71, 4, 4, 1, 0),
104         RK3036_PLL_RATE(  96000000, 1, 64, 4, 4, 1, 0),
105         RK3036_PLL_RATE(  74250000, 2, 99, 4, 4, 1, 0),
106         RK3036_PLL_RATE(  65000000, 1, 65, 6, 4, 1, 0),
107         RK3036_PLL_RATE(  54000000, 1, 54, 6, 4, 1, 0),
108         RK3036_PLL_RATE(  27000000, 1, 27, 6, 4, 1, 0),
109         { /* sentinel */ },
110 };
111
112 static struct rockchip_pll_rate_table rk3399_vpll_rates[] = {
113         /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
114         RK3036_PLL_RATE( 594000000, 1, 123, 5, 1, 0, 12582912),  /* vco = 2970000000 */
115         RK3036_PLL_RATE( 593406593, 1, 123, 5, 1, 0, 10508804),  /* vco = 2967032965 */
116         RK3036_PLL_RATE( 297000000, 1, 123, 5, 2, 0, 12582912),  /* vco = 2970000000 */
117         RK3036_PLL_RATE( 296703297, 1, 123, 5, 2, 0, 10508807),  /* vco = 2967032970 */
118         RK3036_PLL_RATE( 148500000, 1, 129, 7, 3, 0, 15728640),  /* vco = 3118500000 */
119         RK3036_PLL_RATE( 148351648, 1, 123, 5, 4, 0, 10508800),  /* vco = 2967032960 */
120         RK3036_PLL_RATE( 106500000, 1, 124, 7, 4, 0,  4194304),  /* vco = 2982000000 */
121         RK3036_PLL_RATE(  74250000, 1, 129, 7, 6, 0, 15728640),  /* vco = 3118500000 */
122         RK3036_PLL_RATE(  74175824, 1, 129, 7, 6, 0, 13550823),  /* vco = 3115384608 */
123         RK3036_PLL_RATE(  65000000, 1, 113, 7, 6, 0, 12582912),  /* vco = 2730000000 */
124         RK3036_PLL_RATE(  59340659, 1, 121, 7, 7, 0,  2581098),  /* vco = 2907692291 */
125         RK3036_PLL_RATE(  54000000, 1, 110, 7, 7, 0,  4194304),  /* vco = 2646000000 */
126         RK3036_PLL_RATE(  27000000, 1,  55, 7, 7, 0,  2097152),  /* vco = 1323000000 */
127         RK3036_PLL_RATE(  26973027, 1,  55, 7, 7, 0,  1173232),  /* vco = 1321678323 */
128         { /* sentinel */ },
129 };
130
131 /* CRU parents */
132 PNAME(mux_pll_p)                                = { "xin24m", "xin32k" };
133
134 PNAME(mux_armclkl_p)                            = { "clk_core_l_lpll_src",
135                                                     "clk_core_l_bpll_src",
136                                                     "clk_core_l_dpll_src",
137                                                     "clk_core_l_gpll_src" };
138 PNAME(mux_armclkb_p)                            = { "clk_core_b_lpll_src",
139                                                     "clk_core_b_bpll_src",
140                                                     "clk_core_b_dpll_src",
141                                                     "clk_core_b_gpll_src" };
142 PNAME(mux_ddrclk_p)                             = { "clk_ddrc_lpll_src",
143                                                     "clk_ddrc_bpll_src",
144                                                     "clk_ddrc_dpll_src",
145                                                     "clk_ddrc_gpll_src" };
146 PNAME(mux_aclk_cci_p)                           = { "cpll_aclk_cci_src",
147                                                     "gpll_aclk_cci_src",
148                                                     "npll_aclk_cci_src",
149                                                     "vpll_aclk_cci_src" };
150 PNAME(mux_cci_trace_p)                          = { "cpll_cci_trace",
151                                                     "gpll_cci_trace" };
152 PNAME(mux_cs_p)                                 = { "cpll_cs", "gpll_cs",
153                                                     "npll_cs"};
154 PNAME(mux_aclk_perihp_p)                        = { "cpll_aclk_perihp_src",
155                                                     "gpll_aclk_perihp_src" };
156
157 PNAME(mux_pll_src_cpll_gpll_p)                  = { "cpll", "gpll" };
158 PNAME(mux_pll_src_cpll_gpll_npll_p)             = { "cpll", "gpll", "npll" };
159 PNAME(mux_pll_src_cpll_gpll_ppll_p)             = { "cpll", "gpll", "ppll" };
160 PNAME(mux_pll_src_cpll_gpll_upll_p)             = { "cpll", "gpll", "upll" };
161 PNAME(mux_pll_src_npll_cpll_gpll_p)             = { "npll", "cpll", "gpll" };
162 PNAME(mux_pll_src_cpll_gpll_npll_ppll_p)        = { "cpll", "gpll", "npll",
163                                                     "ppll" };
164 PNAME(mux_pll_src_cpll_gpll_npll_24m_p)         = { "cpll", "gpll", "npll",
165                                                     "xin24m" };
166 PNAME(mux_pll_src_cpll_gpll_npll_usbphy480m_p)  = { "cpll", "gpll", "npll",
167                                                     "clk_usbphy_480m" };
168 PNAME(mux_pll_src_ppll_cpll_gpll_npll_p)        = { "ppll", "cpll", "gpll",
169                                                     "npll", "upll" };
170 PNAME(mux_pll_src_cpll_gpll_npll_upll_24m_p)    = { "cpll", "gpll", "npll",
171                                                     "upll", "xin24m" };
172 PNAME(mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p) = { "cpll", "gpll", "npll",
173                                                     "ppll", "upll", "xin24m" };
174
175 PNAME(mux_pll_src_vpll_cpll_gpll_p)             = { "vpll", "cpll", "gpll" };
176 PNAME(mux_pll_src_dmyvpll_cpll_gpll_p)          = { "dummy_vpll", "cpll", "gpll" };
177 /*
178  * We hope to be able to HDMI/DP can obtain better signal quality,
179  * therefore, we move VOP pwm and aclk clocks to other PLLs, let
180  * HDMI/DP phyclock can monopolize VPLL.
181  */
182 PNAME(mux_pll_src_dmyvpll_cpll_gpll_npll_p)     = { "dummy_vpll", "cpll", "gpll",
183                                                     "npll" };
184 PNAME(mux_pll_src_dmyvpll_cpll_gpll_24m_p)      = { "dummy_vpll", "cpll", "gpll",
185                                                     "xin24m" };
186
187 PNAME(mux_dclk_vop0_p)                  = { "dclk_vop0_div",
188                                             "dummy_dclk_vop0_frac" };
189 PNAME(mux_dclk_vop1_p)                  = { "dclk_vop1_div",
190                                             "dummy_dclk_vop1_frac" };
191
192 PNAME(mux_clk_cif_p)                    = { "clk_cifout_src", "xin24m" };
193
194 PNAME(mux_pll_src_24m_usbphy480m_p)     = { "xin24m", "clk_usbphy_480m" };
195 PNAME(mux_pll_src_24m_pciephy_p)        = { "xin24m", "clk_pciephy_ref100m" };
196 PNAME(mux_pll_src_24m_32k_cpll_gpll_p)  = { "xin24m", "xin32k",
197                                             "cpll", "gpll" };
198 PNAME(mux_pciecore_cru_phy_p)           = { "clk_pcie_core_cru",
199                                             "clk_pcie_core_phy" };
200
201 PNAME(mux_aclk_emmc_p)                  = { "cpll_aclk_emmc_src",
202                                             "gpll_aclk_emmc_src" };
203
204 PNAME(mux_aclk_perilp0_p)               = { "cpll_aclk_perilp0_src",
205                                             "gpll_aclk_perilp0_src" };
206
207 PNAME(mux_fclk_cm0s_p)                  = { "cpll_fclk_cm0s_src",
208                                             "gpll_fclk_cm0s_src" };
209
210 PNAME(mux_hclk_perilp1_p)               = { "cpll_hclk_perilp1_src",
211                                             "gpll_hclk_perilp1_src" };
212
213 PNAME(mux_clk_testout1_p)               = { "clk_testout1_pll_src", "xin24m" };
214 PNAME(mux_clk_testout2_p)               = { "clk_testout2_pll_src", "xin24m" };
215
216 PNAME(mux_usbphy_480m_p)                = { "clk_usbphy0_480m_src",
217                                             "clk_usbphy1_480m_src" };
218 PNAME(mux_aclk_gmac_p)                  = { "cpll_aclk_gmac_src",
219                                             "gpll_aclk_gmac_src" };
220 PNAME(mux_rmii_p)                       = { "clk_gmac", "clkin_gmac" };
221 PNAME(mux_spdif_p)                      = { "clk_spdif_div", "clk_spdif_frac",
222                                             "clkin_i2s", "xin12m" };
223 PNAME(mux_i2s0_p)                       = { "clk_i2s0_div", "clk_i2s0_frac",
224                                             "clkin_i2s", "xin12m" };
225 PNAME(mux_i2s1_p)                       = { "clk_i2s1_div", "clk_i2s1_frac",
226                                             "clkin_i2s", "xin12m" };
227 PNAME(mux_i2s2_p)                       = { "clk_i2s2_div", "clk_i2s2_frac",
228                                             "clkin_i2s", "xin12m" };
229 PNAME(mux_i2sch_p)                      = { "clk_i2s0", "clk_i2s1",
230                                             "clk_i2s2" };
231 PNAME(mux_i2sout_p)                     = { "clk_i2sout_src", "xin12m" };
232
233 PNAME(mux_uart0_p)      = { "clk_uart0_div", "clk_uart0_frac", "xin24m" };
234 PNAME(mux_uart1_p)      = { "clk_uart1_div", "clk_uart1_frac", "xin24m" };
235 PNAME(mux_uart2_p)      = { "clk_uart2_div", "clk_uart2_frac", "xin24m" };
236 PNAME(mux_uart3_p)      = { "clk_uart3_div", "clk_uart3_frac", "xin24m" };
237
238 /* PMU CRU parents */
239 PNAME(mux_ppll_24m_p)           = { "ppll", "xin24m" };
240 PNAME(mux_24m_ppll_p)           = { "xin24m", "ppll" };
241 PNAME(mux_fclk_cm0s_pmu_ppll_p) = { "fclk_cm0s_pmu_ppll_src", "xin24m" };
242 PNAME(mux_wifi_pmu_p)           = { "clk_wifi_div", "clk_wifi_frac" };
243 PNAME(mux_uart4_pmu_p)          = { "clk_uart4_div", "clk_uart4_frac",
244                                     "xin24m" };
245 PNAME(mux_clk_testout2_2io_p)   = { "clk_testout2", "clk_32k_suspend_pmu" };
246
247 static struct rockchip_pll_clock rk3399_pll_clks[] __initdata = {
248         [lpll] = PLL(pll_rk3399, PLL_APLLL, "lpll", mux_pll_p, 0, RK3399_PLL_CON(0),
249                      RK3399_PLL_CON(3), 8, 31, 0, rk3399_pll_rates),
250         [bpll] = PLL(pll_rk3399, PLL_APLLB, "bpll", mux_pll_p, 0, RK3399_PLL_CON(8),
251                      RK3399_PLL_CON(11), 8, 31, 0, rk3399_pll_rates),
252         [dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RK3399_PLL_CON(16),
253                      RK3399_PLL_CON(19), 8, 31, 0, NULL),
254         [cpll] = PLL(pll_rk3399, PLL_CPLL, "cpll", mux_pll_p, 0, RK3399_PLL_CON(24),
255                      RK3399_PLL_CON(27), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
256         [gpll] = PLL(pll_rk3399, PLL_GPLL, "gpll", mux_pll_p, 0, RK3399_PLL_CON(32),
257                      RK3399_PLL_CON(35), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
258         [npll] = PLL(pll_rk3399, PLL_NPLL, "npll",  mux_pll_p, 0, RK3399_PLL_CON(40),
259                      RK3399_PLL_CON(43), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
260         [vpll] = PLL(pll_rk3399, PLL_VPLL, "vpll",  mux_pll_p, 0, RK3399_PLL_CON(48),
261                      RK3399_PLL_CON(51), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_vpll_rates),
262 };
263
264 static struct rockchip_pll_clock rk3399_pmu_pll_clks[] __initdata = {
265         [ppll] = PLL(pll_rk3399, PLL_PPLL, "ppll",  mux_pll_p, 0, RK3399_PMU_PLL_CON(0),
266                      RK3399_PMU_PLL_CON(3), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
267 };
268
269 #define MFLAGS CLK_MUX_HIWORD_MASK
270 #define DFLAGS CLK_DIVIDER_HIWORD_MASK
271 #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
272 #define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
273
274 static struct rockchip_clk_branch rk3399_spdif_fracmux __initdata =
275         MUX(0, "clk_spdif_mux", mux_spdif_p, CLK_SET_RATE_PARENT,
276                         RK3399_CLKSEL_CON(32), 13, 2, MFLAGS);
277
278 static struct rockchip_clk_branch rk3399_i2s0_fracmux __initdata =
279         MUX(0, "clk_i2s0_mux", mux_i2s0_p, CLK_SET_RATE_PARENT,
280                         RK3399_CLKSEL_CON(28), 8, 2, MFLAGS);
281
282 static struct rockchip_clk_branch rk3399_i2s1_fracmux __initdata =
283         MUX(0, "clk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT,
284                         RK3399_CLKSEL_CON(29), 8, 2, MFLAGS);
285
286 static struct rockchip_clk_branch rk3399_i2s2_fracmux __initdata =
287         MUX(0, "clk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT,
288                         RK3399_CLKSEL_CON(30), 8, 2, MFLAGS);
289
290 static struct rockchip_clk_branch rk3399_uart0_fracmux __initdata =
291         MUX(SCLK_UART0, "clk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
292                         RK3399_CLKSEL_CON(33), 8, 2, MFLAGS);
293
294 static struct rockchip_clk_branch rk3399_uart1_fracmux __initdata =
295         MUX(SCLK_UART1, "clk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
296                         RK3399_CLKSEL_CON(34), 8, 2, MFLAGS);
297
298 static struct rockchip_clk_branch rk3399_uart2_fracmux __initdata =
299         MUX(SCLK_UART2, "clk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
300                         RK3399_CLKSEL_CON(35), 8, 2, MFLAGS);
301
302 static struct rockchip_clk_branch rk3399_uart3_fracmux __initdata =
303         MUX(SCLK_UART3, "clk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
304                         RK3399_CLKSEL_CON(36), 8, 2, MFLAGS);
305
306 static struct rockchip_clk_branch rk3399_uart4_pmu_fracmux __initdata =
307         MUX(SCLK_UART4_PMU, "clk_uart4_pmu", mux_uart4_pmu_p, CLK_SET_RATE_PARENT,
308                         RK3399_PMU_CLKSEL_CON(5), 8, 2, MFLAGS);
309
310 static struct rockchip_clk_branch rk3399_dclk_vop0_fracmux __initdata =
311         MUX(DCLK_VOP0, "dclk_vop0", mux_dclk_vop0_p, CLK_SET_RATE_PARENT | CLK_KEEP_REQ_RATE,
312                         RK3399_CLKSEL_CON(49), 11, 1, MFLAGS);
313
314 static struct rockchip_clk_branch rk3399_dclk_vop1_fracmux __initdata =
315         MUX(DCLK_VOP1, "dclk_vop1", mux_dclk_vop1_p, CLK_SET_RATE_PARENT | CLK_KEEP_REQ_RATE,
316                         RK3399_CLKSEL_CON(50), 11, 1, MFLAGS);
317
318 static struct rockchip_clk_branch rk3399_pmuclk_wifi_fracmux __initdata =
319         MUX(SCLK_WIFI_PMU, "clk_wifi_pmu", mux_wifi_pmu_p, CLK_SET_RATE_PARENT,
320                         RK3399_PMU_CLKSEL_CON(1), 14, 1, MFLAGS);
321
322 static const struct rockchip_cpuclk_reg_data rk3399_cpuclkl_data = {
323         .core_reg = RK3399_CLKSEL_CON(0),
324         .div_core_shift = 0,
325         .div_core_mask = 0x1f,
326         .mux_core_alt = 3,
327         .mux_core_main = 0,
328         .mux_core_shift = 6,
329         .mux_core_mask = 0x3,
330 };
331
332 static const struct rockchip_cpuclk_reg_data rk3399_cpuclkb_data = {
333         .core_reg = RK3399_CLKSEL_CON(2),
334         .div_core_shift = 0,
335         .div_core_mask = 0x1f,
336         .mux_core_alt = 3,
337         .mux_core_main = 1,
338         .mux_core_shift = 6,
339         .mux_core_mask = 0x3,
340 };
341
342 #define RK3399_DIV_ACLKM_MASK           0x1f
343 #define RK3399_DIV_ACLKM_SHIFT          8
344 #define RK3399_DIV_ATCLK_MASK           0x1f
345 #define RK3399_DIV_ATCLK_SHIFT          0
346 #define RK3399_DIV_PCLK_DBG_MASK        0x1f
347 #define RK3399_DIV_PCLK_DBG_SHIFT       8
348
349 #define RK3399_CLKSEL0(_offs, _aclkm)                                   \
350         {                                                               \
351                 .reg = RK3399_CLKSEL_CON(0 + _offs),                    \
352                 .val = HIWORD_UPDATE(_aclkm, RK3399_DIV_ACLKM_MASK,     \
353                                 RK3399_DIV_ACLKM_SHIFT),                \
354         }
355 #define RK3399_CLKSEL1(_offs, _atclk, _pdbg)                            \
356         {                                                               \
357                 .reg = RK3399_CLKSEL_CON(1 + _offs),                    \
358                 .val = HIWORD_UPDATE(_atclk, RK3399_DIV_ATCLK_MASK,     \
359                                 RK3399_DIV_ATCLK_SHIFT) |               \
360                        HIWORD_UPDATE(_pdbg, RK3399_DIV_PCLK_DBG_MASK,   \
361                                 RK3399_DIV_PCLK_DBG_SHIFT),             \
362         }
363
364 /* cluster_l: aclkm in clksel0, rest in clksel1 */
365 #define RK3399_CPUCLKL_RATE(_prate, _aclkm, _atclk, _pdbg)              \
366         {                                                               \
367                 .prate = _prate##U,                                     \
368                 .divs = {                                               \
369                         RK3399_CLKSEL0(0, _aclkm),                      \
370                         RK3399_CLKSEL1(0, _atclk, _pdbg),               \
371                 },                                                      \
372         }
373
374 /* cluster_b: aclkm in clksel2, rest in clksel3 */
375 #define RK3399_CPUCLKB_RATE(_prate, _aclkm, _atclk, _pdbg)              \
376         {                                                               \
377                 .prate = _prate##U,                                     \
378                 .divs = {                                               \
379                         RK3399_CLKSEL0(2, _aclkm),                      \
380                         RK3399_CLKSEL1(2, _atclk, _pdbg),               \
381                 },                                                      \
382         }
383
384 static struct rockchip_cpuclk_rate_table rk3399_cpuclkl_rates[] __initdata = {
385         RK3399_CPUCLKL_RATE(1800000000, 1, 8, 8),
386         RK3399_CPUCLKL_RATE(1704000000, 1, 8, 8),
387         RK3399_CPUCLKL_RATE(1608000000, 1, 7, 7),
388         RK3399_CPUCLKL_RATE(1512000000, 1, 7, 7),
389         RK3399_CPUCLKL_RATE(1488000000, 1, 6, 6),
390         RK3399_CPUCLKL_RATE(1416000000, 1, 6, 6),
391         RK3399_CPUCLKL_RATE(1200000000, 1, 5, 5),
392         RK3399_CPUCLKL_RATE(1008000000, 1, 5, 5),
393         RK3399_CPUCLKL_RATE( 816000000, 1, 4, 4),
394         RK3399_CPUCLKL_RATE( 696000000, 1, 3, 3),
395         RK3399_CPUCLKL_RATE( 600000000, 1, 3, 3),
396         RK3399_CPUCLKL_RATE( 408000000, 1, 2, 2),
397         RK3399_CPUCLKL_RATE( 312000000, 1, 1, 1),
398         RK3399_CPUCLKL_RATE( 216000000, 1, 1, 1),
399         RK3399_CPUCLKL_RATE(  96000000, 1, 1, 1),
400 };
401
402 static struct rockchip_cpuclk_rate_table rk3399_cpuclkb_rates[] __initdata = {
403         RK3399_CPUCLKB_RATE(2208000000, 1, 11, 11),
404         RK3399_CPUCLKB_RATE(2184000000, 1, 11, 11),
405         RK3399_CPUCLKB_RATE(2088000000, 1, 10, 10),
406         RK3399_CPUCLKB_RATE(2040000000, 1, 10, 10),
407         RK3399_CPUCLKB_RATE(1992000000, 1, 9, 9),
408         RK3399_CPUCLKB_RATE(1896000000, 1, 9, 9),
409         RK3399_CPUCLKB_RATE(1800000000, 1, 8, 8),
410         RK3399_CPUCLKB_RATE(1704000000, 1, 8, 8),
411         RK3399_CPUCLKB_RATE(1608000000, 1, 7, 7),
412         RK3399_CPUCLKB_RATE(1512000000, 1, 7, 7),
413         RK3399_CPUCLKB_RATE(1488000000, 1, 6, 6),
414         RK3399_CPUCLKB_RATE(1416000000, 1, 6, 6),
415         RK3399_CPUCLKB_RATE(1200000000, 1, 5, 5),
416         RK3399_CPUCLKB_RATE(1008000000, 1, 5, 5),
417         RK3399_CPUCLKB_RATE( 816000000, 1, 4, 4),
418         RK3399_CPUCLKB_RATE( 696000000, 1, 3, 3),
419         RK3399_CPUCLKB_RATE( 600000000, 1, 3, 3),
420         RK3399_CPUCLKB_RATE( 408000000, 1, 2, 2),
421         RK3399_CPUCLKB_RATE( 312000000, 1, 1, 1),
422         RK3399_CPUCLKB_RATE( 216000000, 1, 1, 1),
423         RK3399_CPUCLKB_RATE(  96000000, 1, 1, 1),
424 };
425
426 static struct rockchip_clk_branch rk3399_clk_branches[] __initdata = {
427         /*
428          * CRU Clock-Architecture
429          */
430
431         /* usbphy */
432         GATE(SCLK_USB2PHY0_REF, "clk_usb2phy0_ref", "xin24m", CLK_IGNORE_UNUSED,
433                         RK3399_CLKGATE_CON(6), 5, GFLAGS),
434         GATE(SCLK_USB2PHY1_REF, "clk_usb2phy1_ref", "xin24m", CLK_IGNORE_UNUSED,
435                         RK3399_CLKGATE_CON(6), 6, GFLAGS),
436
437         GATE(SCLK_USBPHY0_480M_SRC, "clk_usbphy0_480m_src", "clk_usbphy0_480m", CLK_IGNORE_UNUSED,
438                         RK3399_CLKGATE_CON(13), 12, GFLAGS),
439         GATE(SCLK_USBPHY1_480M_SRC, "clk_usbphy1_480m_src", "clk_usbphy1_480m", CLK_IGNORE_UNUSED,
440                         RK3399_CLKGATE_CON(13), 12, GFLAGS),
441         MUX(0, "clk_usbphy_480m", mux_usbphy_480m_p, CLK_IGNORE_UNUSED,
442                         RK3399_CLKSEL_CON(14), 6, 1, MFLAGS),
443
444         MUX(0, "upll", mux_pll_src_24m_usbphy480m_p, 0,
445                         RK3399_CLKSEL_CON(14), 15, 1, MFLAGS),
446
447         COMPOSITE_NODIV(SCLK_HSICPHY, "clk_hsicphy", mux_pll_src_cpll_gpll_npll_usbphy480m_p, 0,
448                         RK3399_CLKSEL_CON(19), 0, 2, MFLAGS,
449                         RK3399_CLKGATE_CON(6), 4, GFLAGS),
450
451         COMPOSITE(ACLK_USB3, "aclk_usb3", mux_pll_src_cpll_gpll_npll_p, 0,
452                         RK3399_CLKSEL_CON(39), 6, 2, MFLAGS, 0, 5, DFLAGS,
453                         RK3399_CLKGATE_CON(12), 0, GFLAGS),
454         GATE(ACLK_USB3_NOC, "aclk_usb3_noc", "aclk_usb3", CLK_IGNORE_UNUSED,
455                         RK3399_CLKGATE_CON(30), 0, GFLAGS),
456         GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_usb3", 0,
457                         RK3399_CLKGATE_CON(30), 1, GFLAGS),
458         GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_usb3", 0,
459                         RK3399_CLKGATE_CON(30), 2, GFLAGS),
460         GATE(ACLK_USB3_RKSOC_AXI_PERF, "aclk_usb3_rksoc_axi_perf", "aclk_usb3", 0,
461                         RK3399_CLKGATE_CON(30), 3, GFLAGS),
462         GATE(ACLK_USB3_GRF, "aclk_usb3_grf", "aclk_usb3", 0,
463                         RK3399_CLKGATE_CON(30), 4, GFLAGS),
464
465         GATE(SCLK_USB3OTG0_REF, "clk_usb3otg0_ref", "xin24m", 0,
466                         RK3399_CLKGATE_CON(12), 1, GFLAGS),
467         GATE(SCLK_USB3OTG1_REF, "clk_usb3otg1_ref", "xin24m", 0,
468                         RK3399_CLKGATE_CON(12), 2, GFLAGS),
469
470         COMPOSITE(SCLK_USB3OTG0_SUSPEND, "clk_usb3otg0_suspend", mux_pll_p, 0,
471                         RK3399_CLKSEL_CON(40), 15, 1, MFLAGS, 0, 10, DFLAGS,
472                         RK3399_CLKGATE_CON(12), 3, GFLAGS),
473
474         COMPOSITE(SCLK_USB3OTG1_SUSPEND, "clk_usb3otg1_suspend", mux_pll_p, 0,
475                         RK3399_CLKSEL_CON(41), 15, 1, MFLAGS, 0, 10, DFLAGS,
476                         RK3399_CLKGATE_CON(12), 4, GFLAGS),
477
478         COMPOSITE(SCLK_UPHY0_TCPDPHY_REF, "clk_uphy0_tcpdphy_ref", mux_pll_p, 0,
479                         RK3399_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS,
480                         RK3399_CLKGATE_CON(13), 4, GFLAGS),
481
482         COMPOSITE(SCLK_UPHY0_TCPDCORE, "clk_uphy0_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
483                         RK3399_CLKSEL_CON(64), 6, 2, MFLAGS, 0, 5, DFLAGS,
484                         RK3399_CLKGATE_CON(13), 5, GFLAGS),
485
486         COMPOSITE(SCLK_UPHY1_TCPDPHY_REF, "clk_uphy1_tcpdphy_ref", mux_pll_p, 0,
487                         RK3399_CLKSEL_CON(65), 15, 1, MFLAGS, 8, 5, DFLAGS,
488                         RK3399_CLKGATE_CON(13), 6, GFLAGS),
489
490         COMPOSITE(SCLK_UPHY1_TCPDCORE, "clk_uphy1_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
491                         RK3399_CLKSEL_CON(65), 6, 2, MFLAGS, 0, 5, DFLAGS,
492                         RK3399_CLKGATE_CON(13), 7, GFLAGS),
493
494         /* little core */
495         GATE(0, "clk_core_l_lpll_src", "lpll", CLK_IGNORE_UNUSED,
496                         RK3399_CLKGATE_CON(0), 0, GFLAGS),
497         GATE(0, "clk_core_l_bpll_src", "bpll", CLK_IGNORE_UNUSED,
498                         RK3399_CLKGATE_CON(0), 1, GFLAGS),
499         GATE(0, "clk_core_l_dpll_src", "dpll", CLK_IGNORE_UNUSED,
500                         RK3399_CLKGATE_CON(0), 2, GFLAGS),
501         GATE(0, "clk_core_l_gpll_src", "gpll", CLK_IGNORE_UNUSED,
502                         RK3399_CLKGATE_CON(0), 3, GFLAGS),
503
504         COMPOSITE_NOMUX(0, "aclkm_core_l", "armclkl", CLK_IGNORE_UNUSED,
505                         RK3399_CLKSEL_CON(0), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
506                         RK3399_CLKGATE_CON(0), 4, GFLAGS),
507         COMPOSITE_NOMUX(0, "atclk_core_l", "armclkl", CLK_IGNORE_UNUSED,
508                         RK3399_CLKSEL_CON(1), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
509                         RK3399_CLKGATE_CON(0), 5, GFLAGS),
510         COMPOSITE_NOMUX(0, "pclk_dbg_core_l", "armclkl", CLK_IGNORE_UNUSED,
511                         RK3399_CLKSEL_CON(1), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
512                         RK3399_CLKGATE_CON(0), 6, GFLAGS),
513
514         GATE(ACLK_CORE_ADB400_CORE_L_2_CCI500, "aclk_core_adb400_core_l_2_cci500", "aclkm_core_l", CLK_IGNORE_UNUSED,
515                         RK3399_CLKGATE_CON(14), 12, GFLAGS),
516         GATE(ACLK_PERF_CORE_L, "aclk_perf_core_l", "aclkm_core_l", CLK_IGNORE_UNUSED,
517                         RK3399_CLKGATE_CON(14), 13, GFLAGS),
518
519         GATE(0, "clk_dbg_pd_core_l", "armclkl", CLK_IGNORE_UNUSED,
520                         RK3399_CLKGATE_CON(14), 9, GFLAGS),
521         GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_core_adb400_gic_2_core_l", "armclkl", CLK_IGNORE_UNUSED,
522                         RK3399_CLKGATE_CON(14), 10, GFLAGS),
523         GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_core_adb400_core_l_2_gic", "armclkl", CLK_IGNORE_UNUSED,
524                         RK3399_CLKGATE_CON(14), 11, GFLAGS),
525         GATE(SCLK_PVTM_CORE_L, "clk_pvtm_core_l", "xin24m", CLK_IGNORE_UNUSED,
526                         RK3399_CLKGATE_CON(0), 7, GFLAGS),
527
528         /* big core */
529         GATE(0, "clk_core_b_lpll_src", "lpll", CLK_IGNORE_UNUSED,
530                         RK3399_CLKGATE_CON(1), 0, GFLAGS),
531         GATE(0, "clk_core_b_bpll_src", "bpll", CLK_IGNORE_UNUSED,
532                         RK3399_CLKGATE_CON(1), 1, GFLAGS),
533         GATE(0, "clk_core_b_dpll_src", "dpll", CLK_IGNORE_UNUSED,
534                         RK3399_CLKGATE_CON(1), 2, GFLAGS),
535         GATE(0, "clk_core_b_gpll_src", "gpll", CLK_IGNORE_UNUSED,
536                         RK3399_CLKGATE_CON(1), 3, GFLAGS),
537
538         COMPOSITE_NOMUX(0, "aclkm_core_b", "armclkb", CLK_IGNORE_UNUSED,
539                         RK3399_CLKSEL_CON(2), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
540                         RK3399_CLKGATE_CON(1), 4, GFLAGS),
541         COMPOSITE_NOMUX(0, "atclk_core_b", "armclkb", CLK_IGNORE_UNUSED,
542                         RK3399_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
543                         RK3399_CLKGATE_CON(1), 5, GFLAGS),
544         COMPOSITE_NOMUX(0, "pclk_dbg_core_b", "armclkb", CLK_IGNORE_UNUSED,
545                         RK3399_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
546                         RK3399_CLKGATE_CON(1), 6, GFLAGS),
547
548         GATE(ACLK_CORE_ADB400_CORE_B_2_CCI500, "aclk_core_adb400_core_b_2_cci500", "aclkm_core_b", CLK_IGNORE_UNUSED,
549                         RK3399_CLKGATE_CON(14), 5, GFLAGS),
550         GATE(ACLK_PERF_CORE_B, "aclk_perf_core_b", "aclkm_core_b", CLK_IGNORE_UNUSED,
551                         RK3399_CLKGATE_CON(14), 6, GFLAGS),
552
553         GATE(0, "clk_dbg_pd_core_b", "armclkb", CLK_IGNORE_UNUSED,
554                         RK3399_CLKGATE_CON(14), 1, GFLAGS),
555         GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_core_adb400_gic_2_core_b", "armclkb", CLK_IGNORE_UNUSED,
556                         RK3399_CLKGATE_CON(14), 3, GFLAGS),
557         GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_core_adb400_core_b_2_gic", "armclkb", CLK_IGNORE_UNUSED,
558                         RK3399_CLKGATE_CON(14), 4, GFLAGS),
559
560         DIV(0, "pclken_dbg_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
561                         RK3399_CLKSEL_CON(3), 13, 2, DFLAGS | CLK_DIVIDER_READ_ONLY),
562
563         GATE(0, "pclk_dbg_cxcs_pd_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
564                         RK3399_CLKGATE_CON(14), 2, GFLAGS),
565
566         GATE(SCLK_PVTM_CORE_B, "clk_pvtm_core_b", "xin24m", CLK_IGNORE_UNUSED,
567                         RK3399_CLKGATE_CON(1), 7, GFLAGS),
568
569         /* gmac */
570         GATE(0, "cpll_aclk_gmac_src", "cpll", CLK_IGNORE_UNUSED,
571                         RK3399_CLKGATE_CON(6), 9, GFLAGS),
572         GATE(0, "gpll_aclk_gmac_src", "gpll", CLK_IGNORE_UNUSED,
573                         RK3399_CLKGATE_CON(6), 8, GFLAGS),
574         COMPOSITE(0, "aclk_gmac_pre", mux_aclk_gmac_p, 0,
575                         RK3399_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 5, DFLAGS,
576                         RK3399_CLKGATE_CON(6), 10, GFLAGS),
577
578         GATE(ACLK_GMAC, "aclk_gmac", "aclk_gmac_pre", 0,
579                         RK3399_CLKGATE_CON(32), 0, GFLAGS),
580         GATE(ACLK_GMAC_NOC, "aclk_gmac_noc", "aclk_gmac_pre", CLK_IGNORE_UNUSED,
581                         RK3399_CLKGATE_CON(32), 1, GFLAGS),
582         GATE(ACLK_PERF_GMAC, "aclk_perf_gmac", "aclk_gmac_pre", 0,
583                         RK3399_CLKGATE_CON(32), 4, GFLAGS),
584
585         COMPOSITE_NOMUX(0, "pclk_gmac_pre", "aclk_gmac_pre", 0,
586                         RK3399_CLKSEL_CON(19), 8, 3, DFLAGS,
587                         RK3399_CLKGATE_CON(6), 11, GFLAGS),
588         GATE(PCLK_GMAC, "pclk_gmac", "pclk_gmac_pre", 0,
589                         RK3399_CLKGATE_CON(32), 2, GFLAGS),
590         GATE(PCLK_GMAC_NOC, "pclk_gmac_noc", "pclk_gmac_pre", CLK_IGNORE_UNUSED,
591                         RK3399_CLKGATE_CON(32), 3, GFLAGS),
592
593         COMPOSITE(SCLK_MAC, "clk_gmac", mux_pll_src_cpll_gpll_npll_p, 0,
594                         RK3399_CLKSEL_CON(20), 14, 2, MFLAGS, 8, 5, DFLAGS,
595                         RK3399_CLKGATE_CON(5), 5, GFLAGS),
596
597         MUX(SCLK_RMII_SRC, "clk_rmii_src", mux_rmii_p, CLK_SET_RATE_PARENT,
598                         RK3399_CLKSEL_CON(19), 4, 1, MFLAGS),
599         GATE(SCLK_MACREF_OUT, "clk_mac_refout", "clk_rmii_src", 0,
600                         RK3399_CLKGATE_CON(5), 6, GFLAGS),
601         GATE(SCLK_MACREF, "clk_mac_ref", "clk_rmii_src", 0,
602                         RK3399_CLKGATE_CON(5), 7, GFLAGS),
603         GATE(SCLK_MAC_RX, "clk_rmii_rx", "clk_rmii_src", 0,
604                         RK3399_CLKGATE_CON(5), 8, GFLAGS),
605         GATE(SCLK_MAC_TX, "clk_rmii_tx", "clk_rmii_src", 0,
606                         RK3399_CLKGATE_CON(5), 9, GFLAGS),
607
608         /* spdif */
609         COMPOSITE(0, "clk_spdif_div", mux_pll_src_cpll_gpll_p, 0,
610                         RK3399_CLKSEL_CON(32), 7, 1, MFLAGS, 0, 7, DFLAGS,
611                         RK3399_CLKGATE_CON(8), 13, GFLAGS),
612         COMPOSITE_FRACMUX(0, "clk_spdif_frac", "clk_spdif_div", CLK_SET_RATE_PARENT,
613                         RK3399_CLKSEL_CON(99), 0,
614                         RK3399_CLKGATE_CON(8), 14, GFLAGS,
615                         &rk3399_spdif_fracmux),
616         GATE(SCLK_SPDIF_8CH, "clk_spdif", "clk_spdif_mux", CLK_SET_RATE_PARENT,
617                         RK3399_CLKGATE_CON(8), 15, GFLAGS),
618
619         COMPOSITE(SCLK_SPDIF_REC_DPTX, "clk_spdif_rec_dptx", mux_pll_src_cpll_gpll_p, 0,
620                         RK3399_CLKSEL_CON(32), 15, 1, MFLAGS, 8, 5, DFLAGS,
621                         RK3399_CLKGATE_CON(10), 6, GFLAGS),
622         /* i2s */
623         COMPOSITE(0, "clk_i2s0_div", mux_pll_src_cpll_gpll_p, 0,
624                         RK3399_CLKSEL_CON(28), 7, 1, MFLAGS, 0, 7, DFLAGS,
625                         RK3399_CLKGATE_CON(8), 3, GFLAGS),
626         COMPOSITE_FRACMUX(0, "clk_i2s0_frac", "clk_i2s0_div", CLK_SET_RATE_PARENT,
627                         RK3399_CLKSEL_CON(96), 0,
628                         RK3399_CLKGATE_CON(8), 4, GFLAGS,
629                         &rk3399_i2s0_fracmux),
630         GATE(SCLK_I2S0_8CH, "clk_i2s0", "clk_i2s0_mux", CLK_SET_RATE_PARENT,
631                         RK3399_CLKGATE_CON(8), 5, GFLAGS),
632
633         COMPOSITE(0, "clk_i2s1_div", mux_pll_src_cpll_gpll_p, 0,
634                         RK3399_CLKSEL_CON(29), 7, 1, MFLAGS, 0, 7, DFLAGS,
635                         RK3399_CLKGATE_CON(8), 6, GFLAGS),
636         COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_div", CLK_SET_RATE_PARENT,
637                         RK3399_CLKSEL_CON(97), 0,
638                         RK3399_CLKGATE_CON(8), 7, GFLAGS,
639                         &rk3399_i2s1_fracmux),
640         GATE(SCLK_I2S1_8CH, "clk_i2s1", "clk_i2s1_mux", CLK_SET_RATE_PARENT,
641                         RK3399_CLKGATE_CON(8), 8, GFLAGS),
642
643         COMPOSITE(0, "clk_i2s2_div", mux_pll_src_cpll_gpll_p, 0,
644                         RK3399_CLKSEL_CON(30), 7, 1, MFLAGS, 0, 7, DFLAGS,
645                         RK3399_CLKGATE_CON(8), 9, GFLAGS),
646         COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_div", CLK_SET_RATE_PARENT,
647                         RK3399_CLKSEL_CON(98), 0,
648                         RK3399_CLKGATE_CON(8), 10, GFLAGS,
649                         &rk3399_i2s2_fracmux),
650         GATE(SCLK_I2S2_8CH, "clk_i2s2", "clk_i2s2_mux", CLK_SET_RATE_PARENT,
651                         RK3399_CLKGATE_CON(8), 11, GFLAGS),
652
653         MUX(0, "clk_i2sout_src", mux_i2sch_p, CLK_SET_RATE_PARENT,
654                         RK3399_CLKSEL_CON(31), 0, 2, MFLAGS),
655         COMPOSITE_NODIV(SCLK_I2S_8CH_OUT, "clk_i2sout", mux_i2sout_p, CLK_SET_RATE_PARENT,
656                         RK3399_CLKSEL_CON(30), 8, 2, MFLAGS,
657                         RK3399_CLKGATE_CON(8), 12, GFLAGS),
658
659         /* uart */
660         MUX(0, "clk_uart0_src", mux_pll_src_cpll_gpll_upll_p, 0,
661                         RK3399_CLKSEL_CON(33), 12, 2, MFLAGS),
662         COMPOSITE_NOMUX(0, "clk_uart0_div", "clk_uart0_src", 0,
663                         RK3399_CLKSEL_CON(33), 0, 7, DFLAGS,
664                         RK3399_CLKGATE_CON(9), 0, GFLAGS),
665         COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_div", CLK_SET_RATE_PARENT,
666                         RK3399_CLKSEL_CON(100), 0,
667                         RK3399_CLKGATE_CON(9), 1, GFLAGS,
668                         &rk3399_uart0_fracmux),
669
670         MUX(0, "clk_uart_src", mux_pll_src_cpll_gpll_p, 0,
671                         RK3399_CLKSEL_CON(33), 15, 1, MFLAGS),
672         COMPOSITE_NOMUX(0, "clk_uart1_div", "clk_uart_src", 0,
673                         RK3399_CLKSEL_CON(34), 0, 7, DFLAGS,
674                         RK3399_CLKGATE_CON(9), 2, GFLAGS),
675         COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_div", CLK_SET_RATE_PARENT,
676                         RK3399_CLKSEL_CON(101), 0,
677                         RK3399_CLKGATE_CON(9), 3, GFLAGS,
678                         &rk3399_uart1_fracmux),
679
680         COMPOSITE_NOMUX(0, "clk_uart2_div", "clk_uart_src", 0,
681                         RK3399_CLKSEL_CON(35), 0, 7, DFLAGS,
682                         RK3399_CLKGATE_CON(9), 4, GFLAGS),
683         COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_div", CLK_SET_RATE_PARENT,
684                         RK3399_CLKSEL_CON(102), 0,
685                         RK3399_CLKGATE_CON(9), 5, GFLAGS,
686                         &rk3399_uart2_fracmux),
687
688         COMPOSITE_NOMUX(0, "clk_uart3_div", "clk_uart_src", 0,
689                         RK3399_CLKSEL_CON(36), 0, 7, DFLAGS,
690                         RK3399_CLKGATE_CON(9), 6, GFLAGS),
691         COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_div", CLK_SET_RATE_PARENT,
692                         RK3399_CLKSEL_CON(103), 0,
693                         RK3399_CLKGATE_CON(9), 7, GFLAGS,
694                         &rk3399_uart3_fracmux),
695
696         COMPOSITE(0, "pclk_ddr", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
697                         RK3399_CLKSEL_CON(6), 15, 1, MFLAGS, 8, 5, DFLAGS,
698                         RK3399_CLKGATE_CON(3), 4, GFLAGS),
699
700         GATE(PCLK_CENTER_MAIN_NOC, "pclk_center_main_noc", "pclk_ddr", CLK_IGNORE_UNUSED,
701                         RK3399_CLKGATE_CON(18), 10, GFLAGS),
702         GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_ddr", CLK_IGNORE_UNUSED,
703                         RK3399_CLKGATE_CON(18), 12, GFLAGS),
704         GATE(PCLK_CIC, "pclk_cic", "pclk_ddr", CLK_IGNORE_UNUSED,
705                         RK3399_CLKGATE_CON(18), 15, GFLAGS),
706         GATE(PCLK_DDR_SGRF, "pclk_ddr_sgrf", "pclk_ddr", CLK_IGNORE_UNUSED,
707                         RK3399_CLKGATE_CON(19), 2, GFLAGS),
708
709         GATE(SCLK_PVTM_DDR, "clk_pvtm_ddr", "xin24m", CLK_IGNORE_UNUSED,
710                         RK3399_CLKGATE_CON(4), 11, GFLAGS),
711         GATE(SCLK_DFIMON0_TIMER, "clk_dfimon0_timer", "xin24m", CLK_IGNORE_UNUSED,
712                         RK3399_CLKGATE_CON(3), 5, GFLAGS),
713         GATE(SCLK_DFIMON1_TIMER, "clk_dfimon1_timer", "xin24m", CLK_IGNORE_UNUSED,
714                         RK3399_CLKGATE_CON(3), 6, GFLAGS),
715
716         /* cci */
717         GATE(0, "cpll_aclk_cci_src", "cpll", CLK_IGNORE_UNUSED,
718                         RK3399_CLKGATE_CON(2), 0, GFLAGS),
719         GATE(0, "gpll_aclk_cci_src", "gpll", CLK_IGNORE_UNUSED,
720                         RK3399_CLKGATE_CON(2), 1, GFLAGS),
721         GATE(0, "npll_aclk_cci_src", "npll", CLK_IGNORE_UNUSED,
722                         RK3399_CLKGATE_CON(2), 2, GFLAGS),
723         GATE(0, "vpll_aclk_cci_src", "vpll", CLK_IGNORE_UNUSED,
724                         RK3399_CLKGATE_CON(2), 3, GFLAGS),
725
726         COMPOSITE(0, "aclk_cci_pre", mux_aclk_cci_p, CLK_IGNORE_UNUSED,
727                         RK3399_CLKSEL_CON(5), 6, 2, MFLAGS, 0, 5, DFLAGS,
728                         RK3399_CLKGATE_CON(2), 4, GFLAGS),
729
730         GATE(ACLK_ADB400M_PD_CORE_L, "aclk_adb400m_pd_core_l", "aclk_cci_pre", CLK_IGNORE_UNUSED,
731                         RK3399_CLKGATE_CON(15), 0, GFLAGS),
732         GATE(ACLK_ADB400M_PD_CORE_B, "aclk_adb400m_pd_core_b", "aclk_cci_pre", CLK_IGNORE_UNUSED,
733                         RK3399_CLKGATE_CON(15), 1, GFLAGS),
734         GATE(ACLK_CCI, "aclk_cci", "aclk_cci_pre", CLK_IGNORE_UNUSED,
735                         RK3399_CLKGATE_CON(15), 2, GFLAGS),
736         GATE(ACLK_CCI_NOC0, "aclk_cci_noc0", "aclk_cci_pre", CLK_IGNORE_UNUSED,
737                         RK3399_CLKGATE_CON(15), 3, GFLAGS),
738         GATE(ACLK_CCI_NOC1, "aclk_cci_noc1", "aclk_cci_pre", CLK_IGNORE_UNUSED,
739                         RK3399_CLKGATE_CON(15), 4, GFLAGS),
740         GATE(ACLK_CCI_GRF, "aclk_cci_grf", "aclk_cci_pre", CLK_IGNORE_UNUSED,
741                         RK3399_CLKGATE_CON(15), 7, GFLAGS),
742
743         GATE(0, "cpll_cci_trace", "cpll", CLK_IGNORE_UNUSED,
744                         RK3399_CLKGATE_CON(2), 5, GFLAGS),
745         GATE(0, "gpll_cci_trace", "gpll", CLK_IGNORE_UNUSED,
746                         RK3399_CLKGATE_CON(2), 6, GFLAGS),
747         COMPOSITE(SCLK_CCI_TRACE, "clk_cci_trace", mux_cci_trace_p, CLK_IGNORE_UNUSED,
748                         RK3399_CLKSEL_CON(5), 15, 2, MFLAGS, 8, 5, DFLAGS,
749                         RK3399_CLKGATE_CON(2), 7, GFLAGS),
750
751         GATE(0, "cpll_cs", "cpll", CLK_IGNORE_UNUSED,
752                         RK3399_CLKGATE_CON(2), 8, GFLAGS),
753         GATE(0, "gpll_cs", "gpll", CLK_IGNORE_UNUSED,
754                         RK3399_CLKGATE_CON(2), 9, GFLAGS),
755         GATE(0, "npll_cs", "npll", CLK_IGNORE_UNUSED,
756                         RK3399_CLKGATE_CON(2), 10, GFLAGS),
757         COMPOSITE_NOGATE(0, "clk_cs", mux_cs_p, CLK_IGNORE_UNUSED,
758                         RK3399_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS),
759         GATE(0, "clk_dbg_cxcs", "clk_cs", CLK_IGNORE_UNUSED,
760                         RK3399_CLKGATE_CON(15), 5, GFLAGS),
761         GATE(0, "clk_dbg_noc", "clk_cs", CLK_IGNORE_UNUSED,
762                         RK3399_CLKGATE_CON(15), 6, GFLAGS),
763
764         /* vcodec */
765         COMPOSITE(0, "aclk_vcodec_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
766                         RK3399_CLKSEL_CON(7), 6, 2, MFLAGS, 0, 5, DFLAGS,
767                         RK3399_CLKGATE_CON(4), 0, GFLAGS),
768         COMPOSITE_NOMUX(0, "hclk_vcodec_pre", "aclk_vcodec_pre", 0,
769                         RK3399_CLKSEL_CON(7), 8, 5, DFLAGS,
770                         RK3399_CLKGATE_CON(4), 1, GFLAGS),
771         GATE(HCLK_VCODEC, "hclk_vcodec", "hclk_vcodec_pre", 0,
772                         RK3399_CLKGATE_CON(17), 2, GFLAGS),
773         GATE(0, "hclk_vcodec_noc", "hclk_vcodec_pre", CLK_IGNORE_UNUSED,
774                         RK3399_CLKGATE_CON(17), 3, GFLAGS),
775
776         GATE(ACLK_VCODEC, "aclk_vcodec", "aclk_vcodec_pre", 0,
777                         RK3399_CLKGATE_CON(17), 0, GFLAGS),
778         GATE(0, "aclk_vcodec_noc", "aclk_vcodec_pre", CLK_IGNORE_UNUSED,
779                         RK3399_CLKGATE_CON(17), 1, GFLAGS),
780
781         /* vdu */
782         COMPOSITE(SCLK_VDU_CORE, "clk_vdu_core", mux_pll_src_cpll_gpll_npll_p, 0,
783                         RK3399_CLKSEL_CON(9), 6, 2, MFLAGS, 0, 5, DFLAGS,
784                         RK3399_CLKGATE_CON(4), 4, GFLAGS),
785         COMPOSITE(SCLK_VDU_CA, "clk_vdu_ca", mux_pll_src_cpll_gpll_npll_p, 0,
786                         RK3399_CLKSEL_CON(9), 14, 2, MFLAGS, 8, 5, DFLAGS,
787                         RK3399_CLKGATE_CON(4), 5, GFLAGS),
788
789         COMPOSITE(0, "aclk_vdu_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
790                         RK3399_CLKSEL_CON(8), 6, 2, MFLAGS, 0, 5, DFLAGS,
791                         RK3399_CLKGATE_CON(4), 2, GFLAGS),
792         COMPOSITE_NOMUX(0, "hclk_vdu_pre", "aclk_vdu_pre", 0,
793                         RK3399_CLKSEL_CON(8), 8, 5, DFLAGS,
794                         RK3399_CLKGATE_CON(4), 3, GFLAGS),
795         GATE(HCLK_VDU, "hclk_vdu", "hclk_vdu_pre", 0,
796                         RK3399_CLKGATE_CON(17), 10, GFLAGS),
797         GATE(HCLK_VDU_NOC, "hclk_vdu_noc", "hclk_vdu_pre", CLK_IGNORE_UNUSED,
798                         RK3399_CLKGATE_CON(17), 11, GFLAGS),
799
800         GATE(ACLK_VDU, "aclk_vdu", "aclk_vdu_pre", 0,
801                         RK3399_CLKGATE_CON(17), 8, GFLAGS),
802         GATE(ACLK_VDU_NOC, "aclk_vdu_noc", "aclk_vdu_pre", CLK_IGNORE_UNUSED,
803                         RK3399_CLKGATE_CON(17), 9, GFLAGS),
804
805         /* iep */
806         COMPOSITE(0, "aclk_iep_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
807                         RK3399_CLKSEL_CON(10), 6, 2, MFLAGS, 0, 5, DFLAGS,
808                         RK3399_CLKGATE_CON(4), 6, GFLAGS),
809         COMPOSITE_NOMUX(0, "hclk_iep_pre", "aclk_iep_pre", 0,
810                         RK3399_CLKSEL_CON(10), 8, 5, DFLAGS,
811                         RK3399_CLKGATE_CON(4), 7, GFLAGS),
812         GATE(HCLK_IEP, "hclk_iep", "hclk_iep_pre", 0,
813                         RK3399_CLKGATE_CON(16), 2, GFLAGS),
814         GATE(HCLK_IEP_NOC, "hclk_iep_noc", "hclk_iep_pre", CLK_IGNORE_UNUSED,
815                         RK3399_CLKGATE_CON(16), 3, GFLAGS),
816
817         GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", 0,
818                         RK3399_CLKGATE_CON(16), 0, GFLAGS),
819         GATE(ACLK_IEP_NOC, "aclk_iep_noc", "aclk_iep_pre", CLK_IGNORE_UNUSED,
820                         RK3399_CLKGATE_CON(16), 1, GFLAGS),
821
822         /* rga */
823         COMPOSITE(SCLK_RGA_CORE, "clk_rga_core", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
824                         RK3399_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 5, DFLAGS,
825                         RK3399_CLKGATE_CON(4), 10, GFLAGS),
826
827         COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
828                         RK3399_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 5, DFLAGS,
829                         RK3399_CLKGATE_CON(4), 8, GFLAGS),
830         COMPOSITE_NOMUX(0, "hclk_rga_pre", "aclk_rga_pre", 0,
831                         RK3399_CLKSEL_CON(11), 8, 5, DFLAGS,
832                         RK3399_CLKGATE_CON(4), 9, GFLAGS),
833         GATE(HCLK_RGA, "hclk_rga", "hclk_rga_pre", 0,
834                         RK3399_CLKGATE_CON(16), 10, GFLAGS),
835         GATE(HCLK_RGA_NOC, "hclk_rga_noc", "hclk_rga_pre", CLK_IGNORE_UNUSED,
836                         RK3399_CLKGATE_CON(16), 11, GFLAGS),
837
838         GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0,
839                         RK3399_CLKGATE_CON(16), 8, GFLAGS),
840         GATE(ACLK_RGA_NOC, "aclk_rga_noc", "aclk_rga_pre", CLK_IGNORE_UNUSED,
841                         RK3399_CLKGATE_CON(16), 9, GFLAGS),
842
843         /* center */
844         COMPOSITE(0, "aclk_center", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
845                         RK3399_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 5, DFLAGS,
846                         RK3399_CLKGATE_CON(3), 7, GFLAGS),
847         GATE(ACLK_CENTER_MAIN_NOC, "aclk_center_main_noc", "aclk_center", CLK_IGNORE_UNUSED,
848                         RK3399_CLKGATE_CON(19), 0, GFLAGS),
849         GATE(ACLK_CENTER_PERI_NOC, "aclk_center_peri_noc", "aclk_center", CLK_IGNORE_UNUSED,
850                         RK3399_CLKGATE_CON(19), 1, GFLAGS),
851
852         /* gpu */
853         COMPOSITE(0, "aclk_gpu_pre", mux_pll_src_ppll_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
854                         RK3399_CLKSEL_CON(13), 5, 3, MFLAGS, 0, 5, DFLAGS,
855                         RK3399_CLKGATE_CON(13), 0, GFLAGS),
856         GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", 0,
857                         RK3399_CLKGATE_CON(30), 8, GFLAGS),
858         GATE(ACLK_PERF_GPU, "aclk_perf_gpu", "aclk_gpu_pre", 0,
859                         RK3399_CLKGATE_CON(30), 10, GFLAGS),
860         GATE(ACLK_GPU_GRF, "aclk_gpu_grf", "aclk_gpu_pre", 0,
861                         RK3399_CLKGATE_CON(30), 11, GFLAGS),
862         GATE(SCLK_PVTM_GPU, "aclk_pvtm_gpu", "xin24m", 0,
863                         RK3399_CLKGATE_CON(13), 1, GFLAGS),
864
865         /* perihp */
866         GATE(0, "cpll_aclk_perihp_src", "cpll", CLK_IGNORE_UNUSED,
867                         RK3399_CLKGATE_CON(5), 1, GFLAGS),
868         GATE(0, "gpll_aclk_perihp_src", "gpll", CLK_IGNORE_UNUSED,
869                         RK3399_CLKGATE_CON(5), 0, GFLAGS),
870         COMPOSITE(ACLK_PERIHP, "aclk_perihp", mux_aclk_perihp_p, CLK_IGNORE_UNUSED,
871                         RK3399_CLKSEL_CON(14), 7, 1, MFLAGS, 0, 5, DFLAGS,
872                         RK3399_CLKGATE_CON(5), 2, GFLAGS),
873         COMPOSITE_NOMUX(HCLK_PERIHP, "hclk_perihp", "aclk_perihp", CLK_IGNORE_UNUSED,
874                         RK3399_CLKSEL_CON(14), 8, 2, DFLAGS,
875                         RK3399_CLKGATE_CON(5), 3, GFLAGS),
876         COMPOSITE_NOMUX(PCLK_PERIHP, "pclk_perihp", "aclk_perihp", CLK_IGNORE_UNUSED,
877                         RK3399_CLKSEL_CON(14), 12, 2, DFLAGS,
878                         RK3399_CLKGATE_CON(5), 4, GFLAGS),
879
880         GATE(ACLK_PERF_PCIE, "aclk_perf_pcie", "aclk_perihp", 0,
881                         RK3399_CLKGATE_CON(20), 2, GFLAGS),
882         GATE(ACLK_PCIE, "aclk_pcie", "aclk_perihp", 0,
883                         RK3399_CLKGATE_CON(20), 10, GFLAGS),
884         GATE(0, "aclk_perihp_noc", "aclk_perihp", CLK_IGNORE_UNUSED,
885                         RK3399_CLKGATE_CON(20), 12, GFLAGS),
886
887         GATE(HCLK_HOST0, "hclk_host0", "hclk_perihp", 0,
888                         RK3399_CLKGATE_CON(20), 5, GFLAGS),
889         GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_perihp", 0,
890                         RK3399_CLKGATE_CON(20), 6, GFLAGS),
891         GATE(HCLK_HOST1, "hclk_host1", "hclk_perihp", 0,
892                         RK3399_CLKGATE_CON(20), 7, GFLAGS),
893         GATE(HCLK_HOST1_ARB, "hclk_host1_arb", "hclk_perihp", 0,
894                         RK3399_CLKGATE_CON(20), 8, GFLAGS),
895         GATE(HCLK_HSIC, "hclk_hsic", "hclk_perihp", 0,
896                         RK3399_CLKGATE_CON(20), 9, GFLAGS),
897         GATE(0, "hclk_perihp_noc", "hclk_perihp", CLK_IGNORE_UNUSED,
898                         RK3399_CLKGATE_CON(20), 13, GFLAGS),
899         GATE(0, "hclk_ahb1tom", "hclk_perihp", CLK_IGNORE_UNUSED,
900                         RK3399_CLKGATE_CON(20), 15, GFLAGS),
901
902         GATE(PCLK_PERIHP_GRF, "pclk_perihp_grf", "pclk_perihp", CLK_IGNORE_UNUSED,
903                         RK3399_CLKGATE_CON(20), 4, GFLAGS),
904         GATE(PCLK_PCIE, "pclk_pcie", "pclk_perihp", 0,
905                         RK3399_CLKGATE_CON(20), 11, GFLAGS),
906         GATE(0, "pclk_perihp_noc", "pclk_perihp", CLK_IGNORE_UNUSED,
907                         RK3399_CLKGATE_CON(20), 14, GFLAGS),
908         GATE(PCLK_HSICPHY, "pclk_hsicphy", "pclk_perihp", 0,
909                         RK3399_CLKGATE_CON(31), 8, GFLAGS),
910
911         /* sdio & sdmmc */
912         COMPOSITE(0, "hclk_sd", mux_pll_src_cpll_gpll_p, 0,
913                         RK3399_CLKSEL_CON(13), 15, 1, MFLAGS, 8, 5, DFLAGS,
914                         RK3399_CLKGATE_CON(12), 13, GFLAGS),
915         GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sd", 0,
916                         RK3399_CLKGATE_CON(33), 8, GFLAGS),
917         GATE(0, "hclk_sdmmc_noc", "hclk_sd", CLK_IGNORE_UNUSED,
918                         RK3399_CLKGATE_CON(33), 9, GFLAGS),
919
920         COMPOSITE(SCLK_SDIO, "clk_sdio", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
921                         RK3399_CLKSEL_CON(15), 8, 3, MFLAGS, 0, 7, DFLAGS,
922                         RK3399_CLKGATE_CON(6), 0, GFLAGS),
923
924         COMPOSITE(SCLK_SDMMC, "clk_sdmmc", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
925                         RK3399_CLKSEL_CON(16), 8, 3, MFLAGS, 0, 7, DFLAGS,
926                         RK3399_CLKGATE_CON(6), 1, GFLAGS),
927
928         MMC(SCLK_SDMMC_DRV,     "sdmmc_drv",    "clk_sdmmc", RK3399_SDMMC_CON0, 1),
929         MMC(SCLK_SDMMC_SAMPLE,  "sdmmc_sample", "clk_sdmmc", RK3399_SDMMC_CON1, 1),
930
931         MMC(SCLK_SDIO_DRV,      "sdio_drv",    "clk_sdio",  RK3399_SDIO_CON0,  1),
932         MMC(SCLK_SDIO_SAMPLE,   "sdio_sample", "clk_sdio",  RK3399_SDIO_CON1,  1),
933
934         /* pcie */
935         COMPOSITE(SCLK_PCIE_PM, "clk_pcie_pm", mux_pll_src_cpll_gpll_npll_24m_p, 0,
936                         RK3399_CLKSEL_CON(17), 8, 3, MFLAGS, 0, 7, DFLAGS,
937                         RK3399_CLKGATE_CON(6), 2, GFLAGS),
938
939         COMPOSITE_NOMUX(SCLK_PCIEPHY_REF100M, "clk_pciephy_ref100m", "npll", 0,
940                         RK3399_CLKSEL_CON(18), 11, 5, DFLAGS,
941                         RK3399_CLKGATE_CON(12), 6, GFLAGS),
942         MUX(SCLK_PCIEPHY_REF, "clk_pciephy_ref", mux_pll_src_24m_pciephy_p, CLK_SET_RATE_PARENT,
943                         RK3399_CLKSEL_CON(18), 10, 1, MFLAGS),
944
945         COMPOSITE(0, "clk_pcie_core_cru", mux_pll_src_cpll_gpll_npll_p, 0,
946                         RK3399_CLKSEL_CON(18), 8, 2, MFLAGS, 0, 7, DFLAGS,
947                         RK3399_CLKGATE_CON(6), 3, GFLAGS),
948         MUX(SCLK_PCIE_CORE, "clk_pcie_core", mux_pciecore_cru_phy_p, CLK_SET_RATE_PARENT,
949                         RK3399_CLKSEL_CON(18), 7, 1, MFLAGS),
950
951         /* emmc */
952         COMPOSITE(SCLK_EMMC, "clk_emmc", mux_pll_src_cpll_gpll_npll_upll_24m_p, 0,
953                         RK3399_CLKSEL_CON(22), 8, 3, MFLAGS, 0, 7, DFLAGS,
954                         RK3399_CLKGATE_CON(6), 14, GFLAGS),
955
956         GATE(0, "cpll_aclk_emmc_src", "cpll", CLK_IGNORE_UNUSED,
957                         RK3399_CLKGATE_CON(6), 13, GFLAGS),
958         GATE(0, "gpll_aclk_emmc_src", "gpll", CLK_IGNORE_UNUSED,
959                         RK3399_CLKGATE_CON(6), 12, GFLAGS),
960         COMPOSITE_NOGATE(ACLK_EMMC, "aclk_emmc", mux_aclk_emmc_p, CLK_IGNORE_UNUSED,
961                         RK3399_CLKSEL_CON(21), 7, 1, MFLAGS, 0, 5, DFLAGS),
962         GATE(ACLK_EMMC_CORE, "aclk_emmccore", "aclk_emmc", CLK_IGNORE_UNUSED,
963                         RK3399_CLKGATE_CON(32), 8, GFLAGS),
964         GATE(ACLK_EMMC_NOC, "aclk_emmc_noc", "aclk_emmc", CLK_IGNORE_UNUSED,
965                         RK3399_CLKGATE_CON(32), 9, GFLAGS),
966         GATE(ACLK_EMMC_GRF, "aclk_emmcgrf", "aclk_emmc", CLK_IGNORE_UNUSED,
967                         RK3399_CLKGATE_CON(32), 10, GFLAGS),
968
969         /* perilp0 */
970         GATE(0, "cpll_aclk_perilp0_src", "cpll", CLK_IGNORE_UNUSED,
971                         RK3399_CLKGATE_CON(7), 1, GFLAGS),
972         GATE(0, "gpll_aclk_perilp0_src", "gpll", CLK_IGNORE_UNUSED,
973                         RK3399_CLKGATE_CON(7), 0, GFLAGS),
974         COMPOSITE(ACLK_PERILP0, "aclk_perilp0", mux_aclk_perilp0_p, CLK_IGNORE_UNUSED,
975                         RK3399_CLKSEL_CON(23), 7, 1, MFLAGS, 0, 5, DFLAGS,
976                         RK3399_CLKGATE_CON(7), 2, GFLAGS),
977         COMPOSITE_NOMUX(HCLK_PERILP0, "hclk_perilp0", "aclk_perilp0", CLK_IGNORE_UNUSED,
978                         RK3399_CLKSEL_CON(23), 8, 2, DFLAGS,
979                         RK3399_CLKGATE_CON(7), 3, GFLAGS),
980         COMPOSITE_NOMUX(PCLK_PERILP0, "pclk_perilp0", "aclk_perilp0", 0,
981                         RK3399_CLKSEL_CON(23), 12, 3, DFLAGS,
982                         RK3399_CLKGATE_CON(7), 4, GFLAGS),
983
984         /* aclk_perilp0 gates */
985         GATE(ACLK_INTMEM, "aclk_intmem", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 0, GFLAGS),
986         GATE(ACLK_TZMA, "aclk_tzma", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 1, GFLAGS),
987         GATE(SCLK_INTMEM0, "clk_intmem0", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 2, GFLAGS),
988         GATE(SCLK_INTMEM1, "clk_intmem1", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 3, GFLAGS),
989         GATE(SCLK_INTMEM2, "clk_intmem2", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 4, GFLAGS),
990         GATE(SCLK_INTMEM3, "clk_intmem3", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 5, GFLAGS),
991         GATE(SCLK_INTMEM4, "clk_intmem4", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 6, GFLAGS),
992         GATE(SCLK_INTMEM5, "clk_intmem5", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 7, GFLAGS),
993         GATE(ACLK_DCF, "aclk_dcf", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 8, GFLAGS),
994         GATE(ACLK_DMAC0_PERILP, "aclk_dmac0_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 5, GFLAGS),
995         GATE(ACLK_DMAC1_PERILP, "aclk_dmac1_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 6, GFLAGS),
996         GATE(ACLK_PERILP0_NOC, "aclk_perilp0_noc", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 7, GFLAGS),
997
998         /* hclk_perilp0 gates */
999         GATE(HCLK_ROM, "hclk_rom", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 4, GFLAGS),
1000         GATE(HCLK_M_CRYPTO0, "hclk_m_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 5, GFLAGS),
1001         GATE(HCLK_S_CRYPTO0, "hclk_s_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 6, GFLAGS),
1002         GATE(HCLK_M_CRYPTO1, "hclk_m_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 14, GFLAGS),
1003         GATE(HCLK_S_CRYPTO1, "hclk_s_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 15, GFLAGS),
1004         GATE(HCLK_PERILP0_NOC, "hclk_perilp0_noc", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 8, GFLAGS),
1005
1006         /* pclk_perilp0 gates */
1007         GATE(PCLK_DCF, "pclk_dcf", "pclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 9, GFLAGS),
1008
1009         /* crypto */
1010         COMPOSITE(SCLK_CRYPTO0, "clk_crypto0", mux_pll_src_cpll_gpll_ppll_p, 0,
1011                         RK3399_CLKSEL_CON(24), 6, 2, MFLAGS, 0, 5, DFLAGS,
1012                         RK3399_CLKGATE_CON(7), 7, GFLAGS),
1013
1014         COMPOSITE(SCLK_CRYPTO1, "clk_crypto1", mux_pll_src_cpll_gpll_ppll_p, 0,
1015                         RK3399_CLKSEL_CON(26), 6, 2, MFLAGS, 0, 5, DFLAGS,
1016                         RK3399_CLKGATE_CON(7), 8, GFLAGS),
1017
1018         /* cm0s_perilp */
1019         GATE(0, "cpll_fclk_cm0s_src", "cpll", 0,
1020                         RK3399_CLKGATE_CON(7), 6, GFLAGS),
1021         GATE(0, "gpll_fclk_cm0s_src", "gpll", 0,
1022                         RK3399_CLKGATE_CON(7), 5, GFLAGS),
1023         COMPOSITE(FCLK_CM0S, "fclk_cm0s", mux_fclk_cm0s_p, 0,
1024                         RK3399_CLKSEL_CON(24), 15, 1, MFLAGS, 8, 5, DFLAGS,
1025                         RK3399_CLKGATE_CON(7), 9, GFLAGS),
1026
1027         /* fclk_cm0s gates */
1028         GATE(SCLK_M0_PERILP, "sclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 8, GFLAGS),
1029         GATE(HCLK_M0_PERILP, "hclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 9, GFLAGS),
1030         GATE(DCLK_M0_PERILP, "dclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 10, GFLAGS),
1031         GATE(SCLK_M0_PERILP_DEC, "clk_m0_perilp_dec", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 11, GFLAGS),
1032         GATE(HCLK_M0_PERILP_NOC, "hclk_m0_perilp_noc", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 11, GFLAGS),
1033
1034         /* perilp1 */
1035         GATE(0, "cpll_hclk_perilp1_src", "cpll", CLK_IGNORE_UNUSED,
1036                         RK3399_CLKGATE_CON(8), 1, GFLAGS),
1037         GATE(0, "gpll_hclk_perilp1_src", "gpll", CLK_IGNORE_UNUSED,
1038                         RK3399_CLKGATE_CON(8), 0, GFLAGS),
1039         COMPOSITE_NOGATE(HCLK_PERILP1, "hclk_perilp1", mux_hclk_perilp1_p, CLK_IGNORE_UNUSED,
1040                         RK3399_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 5, DFLAGS),
1041         COMPOSITE_NOMUX(PCLK_PERILP1, "pclk_perilp1", "hclk_perilp1", CLK_IGNORE_UNUSED,
1042                         RK3399_CLKSEL_CON(25), 8, 3, DFLAGS,
1043                         RK3399_CLKGATE_CON(8), 2, GFLAGS),
1044
1045         /* hclk_perilp1 gates */
1046         GATE(0, "hclk_perilp1_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 9, GFLAGS),
1047         GATE(0, "hclk_sdio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 12, GFLAGS),
1048         GATE(HCLK_I2S0_8CH, "hclk_i2s0", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 0, GFLAGS),
1049         GATE(HCLK_I2S1_8CH, "hclk_i2s1", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 1, GFLAGS),
1050         GATE(HCLK_I2S2_8CH, "hclk_i2s2", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 2, GFLAGS),
1051         GATE(HCLK_SPDIF, "hclk_spdif", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 3, GFLAGS),
1052         GATE(HCLK_SDIO, "hclk_sdio", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 4, GFLAGS),
1053         GATE(PCLK_SPI5, "pclk_spi5", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 5, GFLAGS),
1054         GATE(0, "hclk_sdioaudio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(34), 6, GFLAGS),
1055
1056         /* pclk_perilp1 gates */
1057         GATE(PCLK_UART0, "pclk_uart0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 0, GFLAGS),
1058         GATE(PCLK_UART1, "pclk_uart1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 1, GFLAGS),
1059         GATE(PCLK_UART2, "pclk_uart2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 2, GFLAGS),
1060         GATE(PCLK_UART3, "pclk_uart3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 3, GFLAGS),
1061         GATE(PCLK_I2C7, "pclk_rki2c7", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 5, GFLAGS),
1062         GATE(PCLK_I2C1, "pclk_rki2c1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 6, GFLAGS),
1063         GATE(PCLK_I2C5, "pclk_rki2c5", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 7, GFLAGS),
1064         GATE(PCLK_I2C6, "pclk_rki2c6", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 8, GFLAGS),
1065         GATE(PCLK_I2C2, "pclk_rki2c2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 9, GFLAGS),
1066         GATE(PCLK_I2C3, "pclk_rki2c3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 10, GFLAGS),
1067         GATE(PCLK_MAILBOX0, "pclk_mailbox0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 11, GFLAGS),
1068         GATE(PCLK_SARADC, "pclk_saradc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 12, GFLAGS),
1069         GATE(PCLK_TSADC, "pclk_tsadc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 13, GFLAGS),
1070         GATE(PCLK_EFUSE1024NS, "pclk_efuse1024ns", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 14, GFLAGS),
1071         GATE(PCLK_EFUSE1024S, "pclk_efuse1024s", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 15, GFLAGS),
1072         GATE(PCLK_SPI0, "pclk_spi0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 10, GFLAGS),
1073         GATE(PCLK_SPI1, "pclk_spi1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 11, GFLAGS),
1074         GATE(PCLK_SPI2, "pclk_spi2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 12, GFLAGS),
1075         GATE(PCLK_SPI4, "pclk_spi4", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 13, GFLAGS),
1076         GATE(PCLK_PERIHP_GRF, "pclk_perilp_sgrf", "pclk_perilp1", 0, RK3399_CLKGATE_CON(24), 13, GFLAGS),
1077         GATE(0, "pclk_perilp1_noc", "pclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 10, GFLAGS),
1078
1079         /* saradc */
1080         COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
1081                         RK3399_CLKSEL_CON(26), 8, 8, DFLAGS,
1082                         RK3399_CLKGATE_CON(9), 11, GFLAGS),
1083
1084         /* tsadc */
1085         COMPOSITE(SCLK_TSADC, "clk_tsadc", mux_pll_p, 0,
1086                         RK3399_CLKSEL_CON(27), 15, 1, MFLAGS, 0, 10, DFLAGS,
1087                         RK3399_CLKGATE_CON(9), 10, GFLAGS),
1088
1089         /* cif_testout */
1090         MUX(0, "clk_testout1_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1091                         RK3399_CLKSEL_CON(38), 6, 2, MFLAGS),
1092         COMPOSITE(0, "clk_testout1", mux_clk_testout1_p, 0,
1093                         RK3399_CLKSEL_CON(38), 5, 1, MFLAGS, 0, 5, DFLAGS,
1094                         RK3399_CLKGATE_CON(13), 14, GFLAGS),
1095
1096         MUX(0, "clk_testout2_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1097                         RK3399_CLKSEL_CON(38), 14, 2, MFLAGS),
1098         COMPOSITE(0, "clk_testout2", mux_clk_testout2_p, 0,
1099                         RK3399_CLKSEL_CON(38), 13, 1, MFLAGS, 8, 5, DFLAGS,
1100                         RK3399_CLKGATE_CON(13), 15, GFLAGS),
1101
1102         /* vio */
1103         COMPOSITE(ACLK_VIO, "aclk_vio", mux_pll_src_cpll_gpll_ppll_p, CLK_IGNORE_UNUSED,
1104                         RK3399_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
1105                         RK3399_CLKGATE_CON(11), 10, GFLAGS),
1106         COMPOSITE_NOMUX(PCLK_VIO, "pclk_vio", "aclk_vio", CLK_IGNORE_UNUSED,
1107                         RK3399_CLKSEL_CON(43), 0, 5, DFLAGS,
1108                         RK3399_CLKGATE_CON(11), 1, GFLAGS),
1109
1110         GATE(ACLK_VIO_NOC, "aclk_vio_noc", "aclk_vio", CLK_IGNORE_UNUSED,
1111                         RK3399_CLKGATE_CON(29), 0, GFLAGS),
1112
1113         GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "pclk_vio", 0,
1114                         RK3399_CLKGATE_CON(29), 1, GFLAGS),
1115         GATE(PCLK_MIPI_DSI1, "pclk_mipi_dsi1", "pclk_vio", 0,
1116                         RK3399_CLKGATE_CON(29), 2, GFLAGS),
1117         GATE(PCLK_VIO_GRF, "pclk_vio_grf", "pclk_vio", CLK_IGNORE_UNUSED,
1118                         RK3399_CLKGATE_CON(29), 12, GFLAGS),
1119
1120         /* hdcp */
1121         COMPOSITE(ACLK_HDCP, "aclk_hdcp", mux_pll_src_cpll_gpll_ppll_p, 0,
1122                         RK3399_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS,
1123                         RK3399_CLKGATE_CON(11), 12, GFLAGS),
1124         COMPOSITE_NOMUX(HCLK_HDCP, "hclk_hdcp", "aclk_hdcp", 0,
1125                         RK3399_CLKSEL_CON(43), 5, 5, DFLAGS,
1126                         RK3399_CLKGATE_CON(11), 3, GFLAGS),
1127         COMPOSITE_NOMUX(PCLK_HDCP, "pclk_hdcp", "aclk_hdcp", 0,
1128                         RK3399_CLKSEL_CON(43), 10, 5, DFLAGS,
1129                         RK3399_CLKGATE_CON(11), 10, GFLAGS),
1130
1131         GATE(ACLK_HDCP_NOC, "aclk_hdcp_noc", "aclk_hdcp", CLK_IGNORE_UNUSED,
1132                         RK3399_CLKGATE_CON(29), 4, GFLAGS),
1133         GATE(ACLK_HDCP22, "aclk_hdcp22", "aclk_hdcp", 0,
1134                         RK3399_CLKGATE_CON(29), 10, GFLAGS),
1135
1136         GATE(HCLK_HDCP_NOC, "hclk_hdcp_noc", "hclk_hdcp", CLK_IGNORE_UNUSED,
1137                         RK3399_CLKGATE_CON(29), 5, GFLAGS),
1138         GATE(HCLK_HDCP22, "hclk_hdcp22", "hclk_hdcp", 0,
1139                         RK3399_CLKGATE_CON(29), 9, GFLAGS),
1140
1141         GATE(PCLK_HDCP_NOC, "pclk_hdcp_noc", "pclk_hdcp", CLK_IGNORE_UNUSED,
1142                         RK3399_CLKGATE_CON(29), 3, GFLAGS),
1143         GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "pclk_hdcp", 0,
1144                         RK3399_CLKGATE_CON(29), 6, GFLAGS),
1145         GATE(PCLK_DP_CTRL, "pclk_dp_ctrl", "pclk_hdcp", 0,
1146                         RK3399_CLKGATE_CON(29), 7, GFLAGS),
1147         GATE(PCLK_HDCP22, "pclk_hdcp22", "pclk_hdcp", 0,
1148                         RK3399_CLKGATE_CON(29), 8, GFLAGS),
1149         GATE(PCLK_GASKET, "pclk_gasket", "pclk_hdcp", 0,
1150                         RK3399_CLKGATE_CON(29), 11, GFLAGS),
1151
1152         /* edp */
1153         COMPOSITE(SCLK_DP_CORE, "clk_dp_core", mux_pll_src_npll_cpll_gpll_p, 0,
1154                         RK3399_CLKSEL_CON(46), 6, 2, MFLAGS, 0, 5, DFLAGS,
1155                         RK3399_CLKGATE_CON(11), 8, GFLAGS),
1156
1157         COMPOSITE(PCLK_EDP, "pclk_edp", mux_pll_src_cpll_gpll_p, 0,
1158                         RK3399_CLKSEL_CON(44), 15, 1, MFLAGS, 8, 5, DFLAGS,
1159                         RK3399_CLKGATE_CON(11), 11, GFLAGS),
1160         GATE(PCLK_EDP_NOC, "pclk_edp_noc", "pclk_edp", CLK_IGNORE_UNUSED,
1161                         RK3399_CLKGATE_CON(32), 12, GFLAGS),
1162         GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "pclk_edp", 0,
1163                         RK3399_CLKGATE_CON(32), 13, GFLAGS),
1164
1165         /* hdmi */
1166         GATE(SCLK_HDMI_SFR, "clk_hdmi_sfr", "xin24m", 0,
1167                         RK3399_CLKGATE_CON(11), 6, GFLAGS),
1168
1169         COMPOSITE(SCLK_HDMI_CEC, "clk_hdmi_cec", mux_pll_p, 0,
1170                         RK3399_CLKSEL_CON(45), 15, 1, MFLAGS, 0, 10, DFLAGS,
1171                         RK3399_CLKGATE_CON(11), 7, GFLAGS),
1172
1173         /* vop0 */
1174         COMPOSITE(ACLK_VOP0_PRE, "aclk_vop0_pre", mux_pll_src_dmyvpll_cpll_gpll_npll_p, 0,
1175                         RK3399_CLKSEL_CON(47), 6, 2, MFLAGS, 0, 5, DFLAGS,
1176                         RK3399_CLKGATE_CON(10), 8, GFLAGS),
1177         COMPOSITE_NOMUX(0, "hclk_vop0_pre", "aclk_vop0_pre", 0,
1178                         RK3399_CLKSEL_CON(47), 8, 5, DFLAGS,
1179                         RK3399_CLKGATE_CON(10), 9, GFLAGS),
1180
1181         GATE(ACLK_VOP0, "aclk_vop0", "aclk_vop0_pre", 0,
1182                         RK3399_CLKGATE_CON(28), 3, GFLAGS),
1183         GATE(ACLK_VOP0_NOC, "aclk_vop0_noc", "aclk_vop0_pre", CLK_IGNORE_UNUSED,
1184                         RK3399_CLKGATE_CON(28), 1, GFLAGS),
1185
1186         GATE(HCLK_VOP0, "hclk_vop0", "hclk_vop0_pre", 0,
1187                         RK3399_CLKGATE_CON(28), 2, GFLAGS),
1188         GATE(HCLK_VOP0_NOC, "hclk_vop0_noc", "hclk_vop0_pre", CLK_IGNORE_UNUSED,
1189                         RK3399_CLKGATE_CON(28), 0, GFLAGS),
1190
1191         COMPOSITE(DCLK_VOP0_DIV, "dclk_vop0_div", mux_pll_src_vpll_cpll_gpll_p, CLK_SET_RATE_PARENT,
1192                         RK3399_CLKSEL_CON(49), 8, 2, MFLAGS, 0, 8, DFLAGS,
1193                         RK3399_CLKGATE_CON(10), 12, GFLAGS),
1194
1195         /* The VOP0 is main screen, it is able to re-set parent rate. */
1196         COMPOSITE_FRACMUX_NOGATE(0, "dclk_vop0_frac", "dclk_vop0_div", CLK_SET_RATE_PARENT,
1197                         RK3399_CLKSEL_CON(106), 0,
1198                         &rk3399_dclk_vop0_fracmux),
1199
1200         COMPOSITE(SCLK_VOP0_PWM, "clk_vop0_pwm", mux_pll_src_dmyvpll_cpll_gpll_24m_p, 0,
1201                         RK3399_CLKSEL_CON(51), 6, 2, MFLAGS, 0, 5, DFLAGS,
1202                         RK3399_CLKGATE_CON(10), 14, GFLAGS),
1203
1204         /* vop1 */
1205         COMPOSITE(ACLK_VOP1_PRE, "aclk_vop1_pre", mux_pll_src_dmyvpll_cpll_gpll_npll_p, 0,
1206                         RK3399_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS,
1207                         RK3399_CLKGATE_CON(10), 10, GFLAGS),
1208         COMPOSITE_NOMUX(0, "hclk_vop1_pre", "aclk_vop1_pre", 0,
1209                         RK3399_CLKSEL_CON(48), 8, 5, DFLAGS,
1210                         RK3399_CLKGATE_CON(10), 11, GFLAGS),
1211
1212         GATE(ACLK_VOP1, "aclk_vop1", "aclk_vop1_pre", 0,
1213                         RK3399_CLKGATE_CON(28), 7, GFLAGS),
1214         GATE(ACLK_VOP1_NOC, "aclk_vop1_noc", "aclk_vop1_pre", CLK_IGNORE_UNUSED,
1215                         RK3399_CLKGATE_CON(28), 5, GFLAGS),
1216
1217         GATE(HCLK_VOP1, "hclk_vop1", "hclk_vop1_pre", 0,
1218                         RK3399_CLKGATE_CON(28), 6, GFLAGS),
1219         GATE(HCLK_VOP1_NOC, "hclk_vop1_noc", "hclk_vop1_pre", CLK_IGNORE_UNUSED,
1220                         RK3399_CLKGATE_CON(28), 4, GFLAGS),
1221
1222         /* The VOP1 is sub screen, it is note able to re-set parent rate. */
1223         COMPOSITE(DCLK_VOP1_DIV, "dclk_vop1_div", mux_pll_src_dmyvpll_cpll_gpll_p, 0,
1224                         RK3399_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 8, DFLAGS,
1225                         RK3399_CLKGATE_CON(10), 13, GFLAGS),
1226
1227         COMPOSITE_FRACMUX_NOGATE(0, "dclk_vop1_frac", "dclk_vop1_div", CLK_SET_RATE_PARENT,
1228                         RK3399_CLKSEL_CON(107), 0,
1229                         &rk3399_dclk_vop1_fracmux),
1230
1231         COMPOSITE(SCLK_VOP1_PWM, "clk_vop1_pwm", mux_pll_src_dmyvpll_cpll_gpll_24m_p, 0,
1232                         RK3399_CLKSEL_CON(52), 6, 2, MFLAGS, 0, 5, DFLAGS,
1233                         RK3399_CLKGATE_CON(10), 15, GFLAGS),
1234
1235         /* isp */
1236         COMPOSITE(ACLK_ISP0, "aclk_isp0", mux_pll_src_cpll_gpll_ppll_p, 0,
1237                         RK3399_CLKSEL_CON(53), 6, 2, MFLAGS, 0, 5, DFLAGS,
1238                         RK3399_CLKGATE_CON(12), 8, GFLAGS),
1239         COMPOSITE_NOMUX(HCLK_ISP0, "hclk_isp0", "aclk_isp0", 0,
1240                         RK3399_CLKSEL_CON(53), 8, 5, DFLAGS,
1241                         RK3399_CLKGATE_CON(12), 9, GFLAGS),
1242
1243         GATE(ACLK_ISP0_NOC, "aclk_isp0_noc", "aclk_isp0", CLK_IGNORE_UNUSED,
1244                         RK3399_CLKGATE_CON(27), 1, GFLAGS),
1245         GATE(ACLK_ISP0_WRAPPER, "aclk_isp0_wrapper", "aclk_isp0", 0,
1246                         RK3399_CLKGATE_CON(27), 5, GFLAGS),
1247         GATE(HCLK_ISP1_WRAPPER, "hclk_isp1_wrapper", "aclk_isp0", 0,
1248                         RK3399_CLKGATE_CON(27), 7, GFLAGS),
1249
1250         GATE(HCLK_ISP0_NOC, "hclk_isp0_noc", "hclk_isp0", CLK_IGNORE_UNUSED,
1251                         RK3399_CLKGATE_CON(27), 0, GFLAGS),
1252         GATE(HCLK_ISP0_WRAPPER, "hclk_isp0_wrapper", "hclk_isp0", 0,
1253                         RK3399_CLKGATE_CON(27), 4, GFLAGS),
1254
1255         COMPOSITE(SCLK_ISP0, "clk_isp0", mux_pll_src_cpll_gpll_npll_p, 0,
1256                         RK3399_CLKSEL_CON(55), 6, 2, MFLAGS, 0, 5, DFLAGS,
1257                         RK3399_CLKGATE_CON(11), 4, GFLAGS),
1258
1259         COMPOSITE(ACLK_ISP1, "aclk_isp1", mux_pll_src_cpll_gpll_ppll_p, 0,
1260                         RK3399_CLKSEL_CON(54), 6, 2, MFLAGS, 0, 5, DFLAGS,
1261                         RK3399_CLKGATE_CON(12), 10, GFLAGS),
1262         COMPOSITE_NOMUX(HCLK_ISP1, "hclk_isp1", "aclk_isp1", 0,
1263                         RK3399_CLKSEL_CON(54), 8, 5, DFLAGS,
1264                         RK3399_CLKGATE_CON(12), 11, GFLAGS),
1265
1266         GATE(ACLK_ISP1_NOC, "aclk_isp1_noc", "aclk_isp1", CLK_IGNORE_UNUSED,
1267                         RK3399_CLKGATE_CON(27), 3, GFLAGS),
1268
1269         GATE(HCLK_ISP1_NOC, "hclk_isp1_noc", "hclk_isp1", CLK_IGNORE_UNUSED,
1270                         RK3399_CLKGATE_CON(27), 2, GFLAGS),
1271         GATE(ACLK_ISP1_WRAPPER, "aclk_isp1_wrapper", "hclk_isp1", 0,
1272                         RK3399_CLKGATE_CON(27), 8, GFLAGS),
1273
1274         COMPOSITE(SCLK_ISP1, "clk_isp1", mux_pll_src_cpll_gpll_npll_p, 0,
1275                         RK3399_CLKSEL_CON(55), 14, 2, MFLAGS, 8, 5, DFLAGS,
1276                         RK3399_CLKGATE_CON(11), 5, GFLAGS),
1277
1278         /*
1279          * We use pclkin_cifinv by default GRF_SOC_CON20[9] (GSC20_9) setting in system,
1280          * so we ignore the mux and make clocks nodes as following,
1281          *
1282          * pclkin_cifinv --|-------\
1283          *                 |GSC20_9|-- pclkin_cifmux -- |G27_6| -- pclkin_isp1_wrapper
1284          * pclkin_cif    --|-------/
1285          */
1286         GATE(PCLK_ISP1_WRAPPER, "pclkin_isp1_wrapper", "pclkin_cif", 0,
1287                         RK3399_CLKGATE_CON(27), 6, GFLAGS),
1288
1289         /* cif */
1290         COMPOSITE_NODIV(0, "clk_cifout_src", mux_pll_src_cpll_gpll_npll_p, 0,
1291                         RK3399_CLKSEL_CON(56), 6, 2, MFLAGS,
1292                         RK3399_CLKGATE_CON(10), 7, GFLAGS),
1293
1294         COMPOSITE_NOGATE(SCLK_CIF_OUT, "clk_cifout", mux_clk_cif_p, 0,
1295                          RK3399_CLKSEL_CON(56), 5, 1, MFLAGS, 0, 5, DFLAGS),
1296
1297         /* gic */
1298         COMPOSITE(ACLK_GIC_PRE, "aclk_gic_pre", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
1299                         RK3399_CLKSEL_CON(56), 15, 1, MFLAGS, 8, 5, DFLAGS,
1300                         RK3399_CLKGATE_CON(12), 12, GFLAGS),
1301
1302         GATE(ACLK_GIC, "aclk_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 0, GFLAGS),
1303         GATE(ACLK_GIC_NOC, "aclk_gic_noc", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 1, GFLAGS),
1304         GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_gic_adb400_core_l_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 2, GFLAGS),
1305         GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_gic_adb400_core_b_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 3, GFLAGS),
1306         GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_gic_adb400_gic_2_core_l", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 4, GFLAGS),
1307         GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_gic_adb400_gic_2_core_b", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 5, GFLAGS),
1308
1309         /* alive */
1310         /* pclk_alive_gpll_src is controlled by PMUGRF_SOC_CON0[6] */
1311         DIV(PCLK_ALIVE, "pclk_alive", "gpll", 0,
1312                         RK3399_CLKSEL_CON(57), 0, 5, DFLAGS),
1313
1314         GATE(PCLK_USBPHY_MUX_G, "pclk_usbphy_mux_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 4, GFLAGS),
1315         GATE(PCLK_UPHY0_TCPHY_G, "pclk_uphy0_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 5, GFLAGS),
1316         GATE(PCLK_UPHY0_TCPD_G, "pclk_uphy0_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 6, GFLAGS),
1317         GATE(PCLK_UPHY1_TCPHY_G, "pclk_uphy1_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 8, GFLAGS),
1318         GATE(PCLK_UPHY1_TCPD_G, "pclk_uphy1_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 9, GFLAGS),
1319
1320         GATE(PCLK_GRF, "pclk_grf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 1, GFLAGS),
1321         GATE(PCLK_INTR_ARB, "pclk_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 2, GFLAGS),
1322         GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 3, GFLAGS),
1323         GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 4, GFLAGS),
1324         GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 5, GFLAGS),
1325         GATE(PCLK_TIMER0, "pclk_timer0", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 6, GFLAGS),
1326         GATE(PCLK_TIMER1, "pclk_timer1", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 7, GFLAGS),
1327         GATE(PCLK_PMU_INTR_ARB, "pclk_pmu_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 9, GFLAGS),
1328         GATE(PCLK_SGRF, "pclk_sgrf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 10, GFLAGS),
1329
1330         GATE(SCLK_MIPIDPHY_REF, "clk_mipidphy_ref", "xin24m", 0, RK3399_CLKGATE_CON(11), 14, GFLAGS),
1331         GATE(SCLK_DPHY_PLL, "clk_dphy_pll", "clk_mipidphy_ref", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 0, GFLAGS),
1332
1333         GATE(SCLK_MIPIDPHY_CFG, "clk_mipidphy_cfg", "xin24m", 0, RK3399_CLKGATE_CON(11), 15, GFLAGS),
1334         GATE(SCLK_DPHY_TX0_CFG, "clk_dphy_tx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 1, GFLAGS),
1335         GATE(SCLK_DPHY_TX1RX1_CFG, "clk_dphy_tx1rx1_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 2, GFLAGS),
1336         GATE(SCLK_DPHY_RX0_CFG, "clk_dphy_rx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 3, GFLAGS),
1337
1338         /* testout */
1339         MUX(0, "clk_test_pre", mux_pll_src_cpll_gpll_p, CLK_SET_RATE_PARENT,
1340                         RK3399_CLKSEL_CON(58), 7, 1, MFLAGS),
1341         COMPOSITE_FRAC(0, "clk_test_frac", "clk_test_pre", CLK_SET_RATE_PARENT,
1342                         RK3399_CLKSEL_CON(105), 0,
1343                         RK3399_CLKGATE_CON(13), 9, GFLAGS),
1344
1345         DIV(0, "clk_test_24m", "xin24m", 0,
1346                         RK3399_CLKSEL_CON(57), 6, 10, DFLAGS),
1347
1348         /* spi */
1349         COMPOSITE(SCLK_SPI0, "clk_spi0", mux_pll_src_cpll_gpll_p, 0,
1350                         RK3399_CLKSEL_CON(59), 7, 1, MFLAGS, 0, 7, DFLAGS,
1351                         RK3399_CLKGATE_CON(9), 12, GFLAGS),
1352
1353         COMPOSITE(SCLK_SPI1, "clk_spi1", mux_pll_src_cpll_gpll_p, 0,
1354                         RK3399_CLKSEL_CON(59), 15, 1, MFLAGS, 8, 7, DFLAGS,
1355                         RK3399_CLKGATE_CON(9), 13, GFLAGS),
1356
1357         COMPOSITE(SCLK_SPI2, "clk_spi2", mux_pll_src_cpll_gpll_p, 0,
1358                         RK3399_CLKSEL_CON(60), 7, 1, MFLAGS, 0, 7, DFLAGS,
1359                         RK3399_CLKGATE_CON(9), 14, GFLAGS),
1360
1361         COMPOSITE(SCLK_SPI4, "clk_spi4", mux_pll_src_cpll_gpll_p, 0,
1362                         RK3399_CLKSEL_CON(60), 15, 1, MFLAGS, 8, 7, DFLAGS,
1363                         RK3399_CLKGATE_CON(9), 15, GFLAGS),
1364
1365         COMPOSITE(SCLK_SPI5, "clk_spi5", mux_pll_src_cpll_gpll_p, 0,
1366                         RK3399_CLKSEL_CON(58), 15, 1, MFLAGS, 8, 7, DFLAGS,
1367                         RK3399_CLKGATE_CON(13), 13, GFLAGS),
1368
1369         /* i2c */
1370         COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_pll_src_cpll_gpll_p, 0,
1371                         RK3399_CLKSEL_CON(61), 7, 1, MFLAGS, 0, 7, DFLAGS,
1372                         RK3399_CLKGATE_CON(10), 0, GFLAGS),
1373
1374         COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_pll_src_cpll_gpll_p, 0,
1375                         RK3399_CLKSEL_CON(62), 7, 1, MFLAGS, 0, 7, DFLAGS,
1376                         RK3399_CLKGATE_CON(10), 2, GFLAGS),
1377
1378         COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_pll_src_cpll_gpll_p, 0,
1379                         RK3399_CLKSEL_CON(63), 7, 1, MFLAGS, 0, 7, DFLAGS,
1380                         RK3399_CLKGATE_CON(10), 4, GFLAGS),
1381
1382         COMPOSITE(SCLK_I2C5, "clk_i2c5", mux_pll_src_cpll_gpll_p, 0,
1383                         RK3399_CLKSEL_CON(61), 15, 1, MFLAGS, 8, 7, DFLAGS,
1384                         RK3399_CLKGATE_CON(10), 1, GFLAGS),
1385
1386         COMPOSITE(SCLK_I2C6, "clk_i2c6", mux_pll_src_cpll_gpll_p, 0,
1387                         RK3399_CLKSEL_CON(62), 15, 1, MFLAGS, 8, 7, DFLAGS,
1388                         RK3399_CLKGATE_CON(10), 3, GFLAGS),
1389
1390         COMPOSITE(SCLK_I2C7, "clk_i2c7", mux_pll_src_cpll_gpll_p, 0,
1391                         RK3399_CLKSEL_CON(63), 15, 1, MFLAGS, 8, 7, DFLAGS,
1392                         RK3399_CLKGATE_CON(10), 5, GFLAGS),
1393
1394         /* timer */
1395         GATE(SCLK_TIMER00, "clk_timer00", "xin24m", 0, RK3399_CLKGATE_CON(26), 0, GFLAGS),
1396         GATE(SCLK_TIMER01, "clk_timer01", "xin24m", 0, RK3399_CLKGATE_CON(26), 1, GFLAGS),
1397         GATE(SCLK_TIMER02, "clk_timer02", "xin24m", 0, RK3399_CLKGATE_CON(26), 2, GFLAGS),
1398         GATE(SCLK_TIMER03, "clk_timer03", "xin24m", 0, RK3399_CLKGATE_CON(26), 3, GFLAGS),
1399         GATE(SCLK_TIMER04, "clk_timer04", "xin24m", 0, RK3399_CLKGATE_CON(26), 4, GFLAGS),
1400         GATE(SCLK_TIMER05, "clk_timer05", "xin24m", 0, RK3399_CLKGATE_CON(26), 5, GFLAGS),
1401         GATE(SCLK_TIMER06, "clk_timer06", "xin24m", 0, RK3399_CLKGATE_CON(26), 6, GFLAGS),
1402         GATE(SCLK_TIMER07, "clk_timer07", "xin24m", 0, RK3399_CLKGATE_CON(26), 7, GFLAGS),
1403         GATE(SCLK_TIMER08, "clk_timer08", "xin24m", 0, RK3399_CLKGATE_CON(26), 8, GFLAGS),
1404         GATE(SCLK_TIMER09, "clk_timer09", "xin24m", 0, RK3399_CLKGATE_CON(26), 9, GFLAGS),
1405         GATE(SCLK_TIMER10, "clk_timer10", "xin24m", 0, RK3399_CLKGATE_CON(26), 10, GFLAGS),
1406         GATE(SCLK_TIMER11, "clk_timer11", "xin24m", 0, RK3399_CLKGATE_CON(26), 11, GFLAGS),
1407
1408         /* clk_test */
1409         /* clk_test_pre is controlled by CRU_MISC_CON[3] */
1410         COMPOSITE_NOMUX(0, "clk_test", "clk_test_pre", CLK_IGNORE_UNUSED,
1411                         RK3368_CLKSEL_CON(58), 0, 5, DFLAGS,
1412                         RK3368_CLKGATE_CON(13), 11, GFLAGS),
1413
1414         /* ddrc */
1415         GATE(0, "clk_ddrc_lpll_src", "lpll", 0, RK3399_CLKGATE_CON(3),
1416              0, GFLAGS),
1417         GATE(0, "clk_ddrc_bpll_src", "bpll", 0, RK3399_CLKGATE_CON(3),
1418              1, GFLAGS),
1419         GATE(0, "clk_ddrc_dpll_src", "dpll", 0, RK3399_CLKGATE_CON(3),
1420              2, GFLAGS),
1421         GATE(0, "clk_ddrc_gpll_src", "gpll", 0, RK3399_CLKGATE_CON(3),
1422              3, GFLAGS),
1423         COMPOSITE_DDRCLK(SCLK_DDRCLK, "sclk_ddrc", mux_ddrclk_p, 0,
1424                        RK3399_CLKSEL_CON(6), 4, 2, 0, 0, ROCKCHIP_DDRCLK_SIP),
1425 };
1426
1427 static struct rockchip_clk_branch rk3399_clk_pmu_branches[] __initdata = {
1428         /*
1429          * PMU CRU Clock-Architecture
1430          */
1431
1432         GATE(0, "fclk_cm0s_pmu_ppll_src", "ppll", 0,
1433                         RK3399_PMU_CLKGATE_CON(0), 1, GFLAGS),
1434
1435         COMPOSITE_NOGATE(FCLK_CM0S_SRC_PMU, "fclk_cm0s_src_pmu", mux_fclk_cm0s_pmu_ppll_p, 0,
1436                         RK3399_PMU_CLKSEL_CON(0), 15, 1, MFLAGS, 8, 5, DFLAGS),
1437
1438         COMPOSITE(SCLK_SPI3_PMU, "clk_spi3_pmu", mux_24m_ppll_p, 0,
1439                         RK3399_PMU_CLKSEL_CON(1), 7, 1, MFLAGS, 0, 7, DFLAGS,
1440                         RK3399_PMU_CLKGATE_CON(0), 2, GFLAGS),
1441
1442         COMPOSITE(0, "clk_wifi_div", mux_ppll_24m_p, CLK_IGNORE_UNUSED,
1443                         RK3399_PMU_CLKSEL_CON(1), 13, 1, MFLAGS, 8, 5, DFLAGS,
1444                         RK3399_PMU_CLKGATE_CON(0), 8, GFLAGS),
1445
1446         COMPOSITE_FRACMUX_NOGATE(0, "clk_wifi_frac", "clk_wifi_div", CLK_SET_RATE_PARENT,
1447                         RK3399_PMU_CLKSEL_CON(7), 0,
1448                         &rk3399_pmuclk_wifi_fracmux),
1449
1450         MUX(0, "clk_timer_src_pmu", mux_pll_p, CLK_IGNORE_UNUSED,
1451                         RK3399_PMU_CLKSEL_CON(1), 15, 1, MFLAGS),
1452
1453         COMPOSITE_NOMUX(SCLK_I2C0_PMU, "clk_i2c0_pmu", "ppll", 0,
1454                         RK3399_PMU_CLKSEL_CON(2), 0, 7, DFLAGS,
1455                         RK3399_PMU_CLKGATE_CON(0), 9, GFLAGS),
1456
1457         COMPOSITE_NOMUX(SCLK_I2C4_PMU, "clk_i2c4_pmu", "ppll", 0,
1458                         RK3399_PMU_CLKSEL_CON(3), 0, 7, DFLAGS,
1459                         RK3399_PMU_CLKGATE_CON(0), 10, GFLAGS),
1460
1461         COMPOSITE_NOMUX(SCLK_I2C8_PMU, "clk_i2c8_pmu", "ppll", 0,
1462                         RK3399_PMU_CLKSEL_CON(2), 8, 7, DFLAGS,
1463                         RK3399_PMU_CLKGATE_CON(0), 11, GFLAGS),
1464
1465         DIV(0, "clk_32k_suspend_pmu", "xin24m", CLK_IGNORE_UNUSED,
1466                         RK3399_PMU_CLKSEL_CON(4), 0, 10, DFLAGS),
1467         MUX(0, "clk_testout_2io", mux_clk_testout2_2io_p, CLK_IGNORE_UNUSED,
1468                         RK3399_PMU_CLKSEL_CON(4), 15, 1, MFLAGS),
1469
1470         COMPOSITE(0, "clk_uart4_div", mux_24m_ppll_p, 0,
1471                         RK3399_PMU_CLKSEL_CON(5), 10, 1, MFLAGS, 0, 7, DFLAGS,
1472                         RK3399_PMU_CLKGATE_CON(0), 5, GFLAGS),
1473
1474         COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_div", CLK_SET_RATE_PARENT,
1475                         RK3399_PMU_CLKSEL_CON(6), 0,
1476                         RK3399_PMU_CLKGATE_CON(0), 6, GFLAGS,
1477                         &rk3399_uart4_pmu_fracmux),
1478
1479         DIV(PCLK_SRC_PMU, "pclk_pmu_src", "ppll", CLK_IGNORE_UNUSED,
1480                         RK3399_PMU_CLKSEL_CON(0), 0, 5, DFLAGS),
1481
1482         /* pmu clock gates */
1483         GATE(SCLK_TIMER12_PMU, "clk_timer0_pmu", "clk_timer_src_pmu", 0, RK3399_PMU_CLKGATE_CON(0), 3, GFLAGS),
1484         GATE(SCLK_TIMER13_PMU, "clk_timer1_pmu", "clk_timer_src_pmu", 0, RK3399_PMU_CLKGATE_CON(0), 4, GFLAGS),
1485
1486         GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(0), 7, GFLAGS),
1487
1488         GATE(PCLK_PMU, "pclk_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 0, GFLAGS),
1489         GATE(PCLK_PMUGRF_PMU, "pclk_pmugrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 1, GFLAGS),
1490         GATE(PCLK_INTMEM1_PMU, "pclk_intmem1_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 2, GFLAGS),
1491         GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 3, GFLAGS),
1492         GATE(PCLK_GPIO1_PMU, "pclk_gpio1_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 4, GFLAGS),
1493         GATE(PCLK_SGRF_PMU, "pclk_sgrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 5, GFLAGS),
1494         GATE(PCLK_NOC_PMU, "pclk_noc_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 6, GFLAGS),
1495         GATE(PCLK_I2C0_PMU, "pclk_i2c0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 7, GFLAGS),
1496         GATE(PCLK_I2C4_PMU, "pclk_i2c4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 8, GFLAGS),
1497         GATE(PCLK_I2C8_PMU, "pclk_i2c8_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 9, GFLAGS),
1498         GATE(PCLK_RKPWM_PMU, "pclk_rkpwm_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 10, GFLAGS),
1499         GATE(PCLK_SPI3_PMU, "pclk_spi3_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 11, GFLAGS),
1500         GATE(PCLK_TIMER_PMU, "pclk_timer_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 12, GFLAGS),
1501         GATE(PCLK_MAILBOX_PMU, "pclk_mailbox_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 13, GFLAGS),
1502         GATE(PCLK_UART4_PMU, "pclk_uart4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 14, GFLAGS),
1503         GATE(PCLK_WDT_M0_PMU, "pclk_wdt_m0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 15, GFLAGS),
1504
1505         GATE(FCLK_CM0S_PMU, "fclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 0, GFLAGS),
1506         GATE(SCLK_CM0S_PMU, "sclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 1, GFLAGS),
1507         GATE(HCLK_CM0S_PMU, "hclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 2, GFLAGS),
1508         GATE(DCLK_CM0S_PMU, "dclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 3, GFLAGS),
1509         GATE(HCLK_NOC_PMU, "hclk_noc_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 5, GFLAGS),
1510 };
1511
1512 static const char *const rk3399_cru_critical_clocks[] __initconst = {
1513         /*
1514          * We need to declare that we enable all NOCs which are critical clocks
1515          * always and clearly and explicitly show that we have enabled them at
1516          * clk_summary.
1517          */
1518         "aclk_usb3_noc",
1519         "aclk_gmac_noc",
1520         "pclk_gmac_noc",
1521         "pclk_center_main_noc",
1522         "aclk_cci_noc0",
1523         "aclk_cci_noc1",
1524         "clk_dbg_noc",
1525         "hclk_vcodec_noc",
1526         "aclk_vcodec_noc",
1527         "hclk_vdu_noc",
1528         "aclk_vdu_noc",
1529         "hclk_iep_noc",
1530         "aclk_iep_noc",
1531         "hclk_rga_noc",
1532         "aclk_rga_noc",
1533         "aclk_center_main_noc",
1534         "aclk_center_peri_noc",
1535         "aclk_perihp_noc",
1536         "hclk_perihp_noc",
1537         "pclk_perihp_noc",
1538         "hclk_sdmmc_noc",
1539         "aclk_emmc_noc",
1540         "aclk_perilp0_noc",
1541         "hclk_perilp0_noc",
1542         "hclk_m0_perilp_noc",
1543         "hclk_perilp1_noc",
1544         "hclk_sdio_noc",
1545         "hclk_sdioaudio_noc",
1546         "pclk_perilp1_noc",
1547         "aclk_vio_noc",
1548         "aclk_hdcp_noc",
1549         "hclk_hdcp_noc",
1550         "pclk_hdcp_noc",
1551         "pclk_edp_noc",
1552         "aclk_vop0_noc",
1553         "hclk_vop0_noc",
1554         "aclk_vop1_noc",
1555         "hclk_vop1_noc",
1556         "aclk_isp0_noc",
1557         "hclk_isp0_noc",
1558         "aclk_isp1_noc",
1559         "hclk_isp1_noc",
1560         "aclk_gic_noc",
1561
1562         /* ddrc */
1563         "sclk_ddrc",
1564
1565         /* other critical clocks */
1566         "pclk_perilp0",
1567         "pclk_perilp0",
1568         "hclk_perilp0",
1569         "pclk_perilp1",
1570         "pclk_perihp",
1571         "hclk_perihp",
1572         "aclk_perihp",
1573         "aclk_perilp0",
1574         "hclk_perilp1",
1575         "aclk_dmac1_perilp",
1576         "gpll_aclk_perilp0_src",
1577         "gpll_aclk_perihp_src",
1578         "pclk_vio",
1579 };
1580
1581 static const char *const rk3399_pmucru_critical_clocks[] __initconst = {
1582         /*
1583          * We need to declare that we enable all NOCs which are critical clocks
1584          * always and clearly and explicitly show that we have enabled them at
1585          * clk_summary.
1586          */
1587         "pclk_noc_pmu",
1588         "hclk_noc_pmu",
1589
1590         /* other critical clocks */
1591         "ppll",
1592         "pclk_pmu_src",
1593         "fclk_cm0s_src_pmu",
1594         "clk_timer_src_pmu",
1595         "pclk_rkpwm_pmu",
1596 };
1597
1598 static void __iomem *rk3399_cru_base;
1599 static void __iomem *rk3399_pmucru_base;
1600
1601 void rk3399_dump_cru(void)
1602 {
1603         if (rk3399_cru_base) {
1604                 pr_warn("CRU:\n");
1605                 print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
1606                                32, 4, rk3399_cru_base,
1607                                0x594, false);
1608         }
1609         if (rk3399_pmucru_base) {
1610                 pr_warn("PMU CRU:\n");
1611                 print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
1612                                32, 4, rk3399_pmucru_base,
1613                                0x134, false);
1614         }
1615 }
1616 EXPORT_SYMBOL_GPL(rk3399_dump_cru);
1617
1618 static int rk3399_clk_panic(struct notifier_block *this,
1619                             unsigned long ev, void *ptr)
1620 {
1621         rk3399_dump_cru();
1622         return NOTIFY_DONE;
1623 }
1624
1625 static struct notifier_block rk3399_clk_panic_block = {
1626         .notifier_call = rk3399_clk_panic,
1627 };
1628
1629 static void __init rk3399_clk_init(struct device_node *np)
1630 {
1631         struct rockchip_clk_provider *ctx;
1632         void __iomem *reg_base;
1633         struct clk *clk;
1634
1635         reg_base = of_iomap(np, 0);
1636         if (!reg_base) {
1637                 pr_err("%s: could not map cru region\n", __func__);
1638                 return;
1639         }
1640
1641         rk3399_cru_base = reg_base;
1642
1643         ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
1644         if (IS_ERR(ctx)) {
1645                 pr_err("%s: rockchip clk init failed\n", __func__);
1646                 return;
1647         }
1648
1649         /* Watchdog pclk is controlled by RK3399 SECURE_GRF_SOC_CON3[8]. */
1650         clk = clk_register_fixed_factor(NULL, "pclk_wdt", "pclk_alive", 0, 1, 1);
1651         if (IS_ERR(clk))
1652                 pr_warn("%s: could not register clock pclk_wdt: %ld\n",
1653                         __func__, PTR_ERR(clk));
1654         else
1655                 rockchip_clk_add_lookup(ctx, clk, PCLK_WDT);
1656
1657         rockchip_clk_register_plls(ctx, rk3399_pll_clks,
1658                                    ARRAY_SIZE(rk3399_pll_clks), -1);
1659
1660         rockchip_clk_register_branches(ctx, rk3399_clk_branches,
1661                                   ARRAY_SIZE(rk3399_clk_branches));
1662
1663         rockchip_clk_protect_critical(rk3399_cru_critical_clocks,
1664                                       ARRAY_SIZE(rk3399_cru_critical_clocks));
1665
1666         rockchip_clk_register_armclk(ctx, ARMCLKL, "armclkl",
1667                         mux_armclkl_p, ARRAY_SIZE(mux_armclkl_p),
1668                         &rk3399_cpuclkl_data, rk3399_cpuclkl_rates,
1669                         ARRAY_SIZE(rk3399_cpuclkl_rates));
1670
1671         rockchip_clk_register_armclk(ctx, ARMCLKB, "armclkb",
1672                         mux_armclkb_p, ARRAY_SIZE(mux_armclkb_p),
1673                         &rk3399_cpuclkb_data, rk3399_cpuclkb_rates,
1674                         ARRAY_SIZE(rk3399_cpuclkb_rates));
1675
1676         rockchip_register_softrst(np, 21, reg_base + RK3399_SOFTRST_CON(0),
1677                                   ROCKCHIP_SOFTRST_HIWORD_MASK);
1678
1679         rockchip_register_restart_notifier(ctx, RK3399_GLB_SRST_FST, NULL);
1680
1681         rockchip_clk_of_add_provider(np, ctx);
1682 }
1683 CLK_OF_DECLARE(rk3399_cru, "rockchip,rk3399-cru", rk3399_clk_init);
1684
1685 static void __init rk3399_pmu_clk_init(struct device_node *np)
1686 {
1687         struct rockchip_clk_provider *ctx;
1688         void __iomem *reg_base;
1689
1690         reg_base = of_iomap(np, 0);
1691         if (!reg_base) {
1692                 pr_err("%s: could not map cru pmu region\n", __func__);
1693                 return;
1694         }
1695
1696         rk3399_pmucru_base = reg_base;
1697
1698         ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
1699         if (IS_ERR(ctx)) {
1700                 pr_err("%s: rockchip pmu clk init failed\n", __func__);
1701                 return;
1702         }
1703
1704         rockchip_clk_register_plls(ctx, rk3399_pmu_pll_clks,
1705                                    ARRAY_SIZE(rk3399_pmu_pll_clks), -1);
1706
1707         rockchip_clk_register_branches(ctx, rk3399_clk_pmu_branches,
1708                                   ARRAY_SIZE(rk3399_clk_pmu_branches));
1709
1710         rockchip_clk_protect_critical(rk3399_pmucru_critical_clocks,
1711                                       ARRAY_SIZE(rk3399_pmucru_critical_clocks));
1712
1713         rockchip_register_softrst(np, 2, reg_base + RK3399_PMU_SOFTRST_CON(0),
1714                                   ROCKCHIP_SOFTRST_HIWORD_MASK);
1715
1716         rockchip_clk_of_add_provider(np, ctx);
1717
1718         atomic_notifier_chain_register(&panic_notifier_list,
1719                                        &rk3399_clk_panic_block);
1720 }
1721 CLK_OF_DECLARE(rk3399_cru_pmu, "rockchip,rk3399-pmucru", rk3399_pmu_clk_init);