clk: rockchip: rk3399: Add and export SCLK_RGA_CORE clock id
[firefly-linux-kernel-4.4.55.git] / drivers / clk / rockchip / clk-rk3399.c
1 /*
2  * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
3  * Author: Xing Zheng <zhengxing@rock-chips.com>
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License as published by
7  * the Free Software Foundation; either version 2 of the License, or
8  * (at your option) any later version.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  */
15
16 #include <linux/clk-provider.h>
17 #include <linux/of.h>
18 #include <linux/of_address.h>
19 #include <linux/platform_device.h>
20 #include <linux/regmap.h>
21 #include <dt-bindings/clock/rk3399-cru.h>
22 #include "clk.h"
23
24 enum rk3399_plls {
25         lpll, bpll, dpll, cpll, gpll, npll, vpll,
26 };
27
28 enum rk3399_pmu_plls {
29         ppll,
30 };
31
32 static struct rockchip_pll_rate_table rk3399_pll_rates[] = {
33         /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
34         RK3036_PLL_RATE(2208000000, 1, 92, 1, 1, 1, 0),
35         RK3036_PLL_RATE(2184000000, 1, 91, 1, 1, 1, 0),
36         RK3036_PLL_RATE(2160000000, 1, 90, 1, 1, 1, 0),
37         RK3036_PLL_RATE(2136000000, 1, 89, 1, 1, 1, 0),
38         RK3036_PLL_RATE(2112000000, 1, 88, 1, 1, 1, 0),
39         RK3036_PLL_RATE(2088000000, 1, 87, 1, 1, 1, 0),
40         RK3036_PLL_RATE(2064000000, 1, 86, 1, 1, 1, 0),
41         RK3036_PLL_RATE(2040000000, 1, 85, 1, 1, 1, 0),
42         RK3036_PLL_RATE(2016000000, 1, 84, 1, 1, 1, 0),
43         RK3036_PLL_RATE(1992000000, 1, 83, 1, 1, 1, 0),
44         RK3036_PLL_RATE(1968000000, 1, 82, 1, 1, 1, 0),
45         RK3036_PLL_RATE(1944000000, 1, 81, 1, 1, 1, 0),
46         RK3036_PLL_RATE(1920000000, 1, 80, 1, 1, 1, 0),
47         RK3036_PLL_RATE(1896000000, 1, 79, 1, 1, 1, 0),
48         RK3036_PLL_RATE(1872000000, 1, 78, 1, 1, 1, 0),
49         RK3036_PLL_RATE(1848000000, 1, 77, 1, 1, 1, 0),
50         RK3036_PLL_RATE(1824000000, 1, 76, 1, 1, 1, 0),
51         RK3036_PLL_RATE(1800000000, 1, 75, 1, 1, 1, 0),
52         RK3036_PLL_RATE(1776000000, 1, 74, 1, 1, 1, 0),
53         RK3036_PLL_RATE(1752000000, 1, 73, 1, 1, 1, 0),
54         RK3036_PLL_RATE(1728000000, 1, 72, 1, 1, 1, 0),
55         RK3036_PLL_RATE(1704000000, 1, 71, 1, 1, 1, 0),
56         RK3036_PLL_RATE(1680000000, 1, 70, 1, 1, 1, 0),
57         RK3036_PLL_RATE(1656000000, 1, 69, 1, 1, 1, 0),
58         RK3036_PLL_RATE(1632000000, 1, 68, 1, 1, 1, 0),
59         RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
60         RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
61         RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
62         RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
63         RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
64         RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
65         RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
66         RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
67         RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
68         RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
69         RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
70         RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
71         RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
72         RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
73         RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
74         RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
75         RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
76         RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
77         RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
78         RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
79         RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
80         RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
81         RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
82         RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
83         RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
84         RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
85         RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
86         RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
87         RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
88         RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
89         RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
90         RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0),
91         RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
92         RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
93         RK3036_PLL_RATE( 676000000, 3, 169, 2, 1, 1, 0),
94         RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
95         RK3036_PLL_RATE( 594000000, 1, 99, 4, 1, 1, 0),
96         RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
97         RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
98         RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
99         RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
100         RK3036_PLL_RATE( 297000000, 1, 99, 4, 2, 1, 0),
101         RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
102         RK3036_PLL_RATE( 148500000, 1, 99, 4, 4, 1, 0),
103         RK3036_PLL_RATE(  96000000, 1, 64, 4, 4, 1, 0),
104         RK3036_PLL_RATE(  74250000, 2, 99, 4, 4, 1, 0),
105         RK3036_PLL_RATE(  54000000, 1, 54, 6, 4, 1, 0),
106         RK3036_PLL_RATE(  27000000, 1, 27, 6, 4, 1, 0),
107         { /* sentinel */ },
108 };
109
110 /* CRU parents */
111 PNAME(mux_pll_p)                                = { "xin24m", "xin32k" };
112
113 PNAME(mux_armclkl_p)                            = { "clk_core_l_lpll_src",
114                                                     "clk_core_l_bpll_src",
115                                                     "clk_core_l_dpll_src",
116                                                     "clk_core_l_gpll_src" };
117 PNAME(mux_armclkb_p)                            = { "clk_core_b_lpll_src",
118                                                     "clk_core_b_bpll_src",
119                                                     "clk_core_b_dpll_src",
120                                                     "clk_core_b_gpll_src" };
121 PNAME(mux_aclk_cci_p)                           = { "cpll_aclk_cci_src",
122                                                     "gpll_aclk_cci_src",
123                                                     "npll_aclk_cci_src",
124                                                     "vpll_aclk_cci_src" };
125 PNAME(mux_cci_trace_p)                          = { "cpll_cci_trace", "gpll_cci_trace" };
126 PNAME(mux_cs_p)                                 = { "cpll_cs", "gpll_cs", "npll_cs"};
127 PNAME(mux_aclk_perihp_p)                        = { "cpll_aclk_perihp_src", "gpll_aclk_perihp_src" };
128
129 PNAME(mux_pll_src_cpll_gpll_p)                  = { "cpll", "gpll" };
130 PNAME(mux_pll_src_cpll_gpll_npll_p)             = { "cpll", "gpll", "npll" };
131 PNAME(mux_pll_src_cpll_gpll_ppll_p)             = { "cpll", "gpll", "ppll" };
132 PNAME(mux_pll_src_cpll_gpll_upll_p)             = { "cpll", "gpll", "upll" };
133 PNAME(mux_pll_src_npll_cpll_gpll_p)             = { "npll", "cpll", "gpll" };
134 PNAME(mux_pll_src_cpll_gpll_npll_ppll_p)        = { "cpll", "gpll", "npll", "ppll" };
135 PNAME(mux_pll_src_cpll_gpll_npll_24m_p)         = { "cpll", "gpll", "npll", "xin24m" };
136 PNAME(mux_pll_src_cpll_gpll_npll_usbphy480m_p)  = { "cpll", "gpll", "npll", "clk_usbphy_480m" };
137 PNAME(mux_pll_src_ppll_cpll_gpll_npll_p)        = { "ppll", "cpll", "gpll", "npll", "upll" };
138 PNAME(mux_pll_src_cpll_gpll_npll_upll_24m_p)    = { "cpll", "gpll", "npll", "upll", "xin24m" };
139 PNAME(mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p) = { "cpll", "gpll", "npll", "ppll", "upll", "xin24m" };
140
141 PNAME(mux_pll_src_vpll_cpll_gpll_p)             = { "vpll", "cpll", "gpll" };
142 /*
143  * We hope to be able to HDMI/DP can obtain better signal quality,
144  * therefore, we move VOP pwm and aclk clocks to other PLLs, let
145  * HDMI/DP phyclock can monopolize VPLL.
146  */
147 PNAME(mux_pll_src_dmyvpll_cpll_gpll_npll_p)     = { "dummy_vpll", "cpll", "gpll", "npll" };
148 PNAME(mux_pll_src_dmyvpll_cpll_gpll_24m_p)      = { "dummy_vpll", "cpll", "gpll", "xin24m" };
149
150 PNAME(mux_dclk_vop0_p)                          = { "dclk_vop0_div", "dummy_dclk_vop0_frac" };
151 PNAME(mux_dclk_vop1_p)                          = { "dclk_vop1_div", "dummy_dclk_vop1_frac" };
152
153 PNAME(mux_clk_cif_p)                            = { "clk_cifout_src", "xin24m" };
154
155 PNAME(mux_pll_src_24m_usbphy480m_p)             = { "xin24m", "clk_usbphy_480m" };
156 PNAME(mux_pll_src_24m_pciephy_p)                = { "xin24m", "clk_pciephy_ref100m" };
157 PNAME(mux_pll_src_24m_32k_cpll_gpll_p)          = { "xin24m", "xin32k", "cpll", "gpll" };
158 PNAME(mux_pciecore_cru_phy_p)                   = { "clk_pcie_core_cru", "clk_pcie_core_phy" };
159
160 PNAME(mux_aclk_emmc_p)                          = { "cpll_aclk_emmc_src", "gpll_aclk_emmc_src" };
161
162 PNAME(mux_aclk_perilp0_p)                       = { "cpll_aclk_perilp0_src", "gpll_aclk_perilp0_src" };
163
164 PNAME(mux_fclk_cm0s_p)                          = { "cpll_fclk_cm0s_src", "gpll_fclk_cm0s_src" };
165
166 PNAME(mux_hclk_perilp1_p)                       = { "cpll_hclk_perilp1_src", "gpll_hclk_perilp1_src" };
167
168 PNAME(mux_clk_testout1_p)                       = { "clk_testout1_pll_src", "xin24m" };
169 PNAME(mux_clk_testout2_p)                       = { "clk_testout2_pll_src", "xin24m" };
170
171 PNAME(mux_usbphy_480m_p)                        = { "clk_usbphy0_480m_src", "clk_usbphy1_480m_src" };
172 PNAME(mux_aclk_gmac_p)                          = { "cpll_aclk_gmac_src", "gpll_aclk_gmac_src" };
173 PNAME(mux_rmii_p)                               = { "clk_gmac", "clkin_gmac" };
174 PNAME(mux_spdif_p)                              = { "clk_spdif_div", "clk_spdif_frac",
175                                                     "clkin_i2s", "xin12m" };
176 PNAME(mux_i2s0_p)                               = { "clk_i2s0_div", "clk_i2s0_frac",
177                                                     "clkin_i2s", "xin12m" };
178 PNAME(mux_i2s1_p)                               = { "clk_i2s1_div", "clk_i2s1_frac",
179                                                     "clkin_i2s", "xin12m" };
180 PNAME(mux_i2s2_p)                               = { "clk_i2s2_div", "clk_i2s2_frac",
181                                                     "clkin_i2s", "xin12m" };
182 PNAME(mux_i2sch_p)                              = { "clk_i2s0", "clk_i2s1", "clk_i2s2" };
183 PNAME(mux_i2sout_p)                             = { "clk_i2sout_src", "xin12m" };
184
185 PNAME(mux_uart0_p)                              = { "clk_uart0_div", "clk_uart0_frac", "xin24m" };
186 PNAME(mux_uart1_p)                              = { "clk_uart1_div", "clk_uart1_frac", "xin24m" };
187 PNAME(mux_uart2_p)                              = { "clk_uart2_div", "clk_uart2_frac", "xin24m" };
188 PNAME(mux_uart3_p)                              = { "clk_uart3_div", "clk_uart3_frac", "xin24m" };
189
190 /* PMU CRU parents */
191 PNAME(mux_ppll_24m_p)                           = { "ppll", "xin24m" };
192 PNAME(mux_24m_ppll_p)                           = { "xin24m", "ppll" };
193 PNAME(mux_fclk_cm0s_pmu_ppll_p)                 = { "fclk_cm0s_pmu_ppll_src", "xin24m" };
194 PNAME(mux_wifi_pmu_p)                           = { "clk_wifi_div", "clk_wifi_frac" };
195 PNAME(mux_uart4_pmu_p)                          = { "clk_uart4_div", "clk_uart4_frac", "xin24m" };
196 PNAME(mux_clk_testout2_2io_p)                   = { "clk_testout2", "clk_32k_suspend_pmu" };
197
198 static struct rockchip_pll_clock rk3399_pll_clks[] __initdata = {
199         [lpll] = PLL(pll_rk3399, PLL_APLLL, "lpll", mux_pll_p, 0, RK3399_PLL_CON(0),
200                      RK3399_PLL_CON(3), 8, 31, 0, rk3399_pll_rates),
201         [bpll] = PLL(pll_rk3399, PLL_APLLB, "bpll", mux_pll_p, 0, RK3399_PLL_CON(8),
202                      RK3399_PLL_CON(11), 8, 31, 0, rk3399_pll_rates),
203         [dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RK3399_PLL_CON(16),
204                      RK3399_PLL_CON(19), 8, 31, 0, NULL),
205         [cpll] = PLL(pll_rk3399, PLL_CPLL, "cpll", mux_pll_p, 0, RK3399_PLL_CON(24),
206                      RK3399_PLL_CON(27), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
207         [gpll] = PLL(pll_rk3399, PLL_GPLL, "gpll", mux_pll_p, 0, RK3399_PLL_CON(32),
208                      RK3399_PLL_CON(35), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
209         [npll] = PLL(pll_rk3399, PLL_NPLL, "npll",  mux_pll_p, 0, RK3399_PLL_CON(40),
210                      RK3399_PLL_CON(43), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
211         [vpll] = PLL(pll_rk3399, PLL_VPLL, "vpll",  mux_pll_p, 0, RK3399_PLL_CON(48),
212                      RK3399_PLL_CON(51), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
213 };
214
215 static struct rockchip_pll_clock rk3399_pmu_pll_clks[] __initdata = {
216         [ppll] = PLL(pll_rk3399, PLL_PPLL, "ppll",  mux_pll_p, 0, RK3399_PMU_PLL_CON(0),
217                      RK3399_PMU_PLL_CON(3), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
218 };
219
220 #define MFLAGS CLK_MUX_HIWORD_MASK
221 #define DFLAGS CLK_DIVIDER_HIWORD_MASK
222 #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
223 #define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
224
225 static struct rockchip_clk_branch rk3399_spdif_fracmux __initdata =
226         MUX(0, "clk_spdif_mux", mux_spdif_p, CLK_SET_RATE_PARENT,
227                         RK3399_CLKSEL_CON(32), 13, 2, MFLAGS);
228
229 static struct rockchip_clk_branch rk3399_i2s0_fracmux __initdata =
230         MUX(0, "clk_i2s0_mux", mux_i2s0_p, CLK_SET_RATE_PARENT,
231                         RK3399_CLKSEL_CON(28), 8, 2, MFLAGS);
232
233 static struct rockchip_clk_branch rk3399_i2s1_fracmux __initdata =
234         MUX(0, "clk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT,
235                         RK3399_CLKSEL_CON(29), 8, 2, MFLAGS);
236
237 static struct rockchip_clk_branch rk3399_i2s2_fracmux __initdata =
238         MUX(0, "clk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT,
239                         RK3399_CLKSEL_CON(30), 8, 2, MFLAGS);
240
241 static struct rockchip_clk_branch rk3399_uart0_fracmux __initdata =
242         MUX(SCLK_UART0, "clk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
243                         RK3399_CLKSEL_CON(33), 8, 2, MFLAGS);
244
245 static struct rockchip_clk_branch rk3399_uart1_fracmux __initdata =
246         MUX(SCLK_UART1, "clk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
247                         RK3399_CLKSEL_CON(34), 8, 2, MFLAGS);
248
249 static struct rockchip_clk_branch rk3399_uart2_fracmux __initdata =
250         MUX(SCLK_UART2, "clk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
251                         RK3399_CLKSEL_CON(35), 8, 2, MFLAGS);
252
253 static struct rockchip_clk_branch rk3399_uart3_fracmux __initdata =
254         MUX(SCLK_UART3, "clk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
255                         RK3399_CLKSEL_CON(36), 8, 2, MFLAGS);
256
257 static struct rockchip_clk_branch rk3399_uart4_pmu_fracmux __initdata =
258         MUX(SCLK_UART4_PMU, "clk_uart4_pmu", mux_uart4_pmu_p, CLK_SET_RATE_PARENT,
259                         RK3399_PMU_CLKSEL_CON(5), 8, 2, MFLAGS);
260
261 static struct rockchip_clk_branch rk3399_dclk_vop0_fracmux __initdata =
262         MUX(DCLK_VOP0, "dclk_vop0", mux_dclk_vop0_p, CLK_SET_RATE_PARENT,
263                         RK3399_CLKSEL_CON(49), 11, 1, MFLAGS);
264
265 static struct rockchip_clk_branch rk3399_dclk_vop1_fracmux __initdata =
266         MUX(DCLK_VOP1, "dclk_vop1", mux_dclk_vop1_p, CLK_SET_RATE_PARENT,
267                         RK3399_CLKSEL_CON(50), 11, 1, MFLAGS);
268
269 static struct rockchip_clk_branch rk3399_pmuclk_wifi_fracmux __initdata =
270         MUX(SCLK_WIFI_PMU, "clk_wifi_pmu", mux_wifi_pmu_p, CLK_SET_RATE_PARENT,
271                         RK3399_PMU_CLKSEL_CON(1), 14, 1, MFLAGS);
272
273 static const struct rockchip_cpuclk_reg_data rk3399_cpuclkl_data = {
274         .core_reg = RK3399_CLKSEL_CON(0),
275         .div_core_shift = 0,
276         .div_core_mask = 0x1f,
277         .mux_core_alt = 3,
278         .mux_core_main = 0,
279         .mux_core_shift = 6,
280         .mux_core_mask = 0x3,
281 };
282
283 static const struct rockchip_cpuclk_reg_data rk3399_cpuclkb_data = {
284         .core_reg = RK3399_CLKSEL_CON(2),
285         .div_core_shift = 0,
286         .div_core_mask = 0x1f,
287         .mux_core_alt = 3,
288         .mux_core_main = 1,
289         .mux_core_shift = 6,
290         .mux_core_mask = 0x3,
291 };
292
293 #define RK3399_DIV_ACLKM_MASK           0x1f
294 #define RK3399_DIV_ACLKM_SHIFT          8
295 #define RK3399_DIV_ATCLK_MASK           0x1f
296 #define RK3399_DIV_ATCLK_SHIFT          0
297 #define RK3399_DIV_PCLK_DBG_MASK        0x1f
298 #define RK3399_DIV_PCLK_DBG_SHIFT       8
299
300 #define RK3399_CLKSEL0(_offs, _aclkm)                                   \
301         {                                                               \
302                 .reg = RK3399_CLKSEL_CON(0 + _offs),                    \
303                 .val = HIWORD_UPDATE(_aclkm, RK3399_DIV_ACLKM_MASK,     \
304                                 RK3399_DIV_ACLKM_SHIFT),                \
305         }
306 #define RK3399_CLKSEL1(_offs, _atclk, _pdbg)                            \
307         {                                                               \
308                 .reg = RK3399_CLKSEL_CON(1 + _offs),                    \
309                 .val = HIWORD_UPDATE(_atclk, RK3399_DIV_ATCLK_MASK,     \
310                                 RK3399_DIV_ATCLK_SHIFT) |               \
311                        HIWORD_UPDATE(_pdbg, RK3399_DIV_PCLK_DBG_MASK,   \
312                                 RK3399_DIV_PCLK_DBG_SHIFT),             \
313         }
314
315 /* cluster_l: aclkm in clksel0, rest in clksel1 */
316 #define RK3399_CPUCLKL_RATE(_prate, _aclkm, _atclk, _pdbg)              \
317         {                                                               \
318                 .prate = _prate##U,                                     \
319                 .divs = {                                               \
320                         RK3399_CLKSEL0(0, _aclkm),                      \
321                         RK3399_CLKSEL1(0, _atclk, _pdbg),               \
322                 },                                                      \
323         }
324
325 /* cluster_b: aclkm in clksel2, rest in clksel3 */
326 #define RK3399_CPUCLKB_RATE(_prate, _aclkm, _atclk, _pdbg)              \
327         {                                                               \
328                 .prate = _prate##U,                                     \
329                 .divs = {                                               \
330                         RK3399_CLKSEL0(2, _aclkm),                      \
331                         RK3399_CLKSEL1(2, _atclk, _pdbg),               \
332                 },                                                      \
333         }
334
335 static struct rockchip_cpuclk_rate_table rk3399_cpuclkl_rates[] __initdata = {
336         RK3399_CPUCLKL_RATE(1800000000, 1, 8, 8),
337         RK3399_CPUCLKL_RATE(1704000000, 1, 8, 8),
338         RK3399_CPUCLKL_RATE(1608000000, 1, 7, 7),
339         RK3399_CPUCLKL_RATE(1512000000, 1, 7, 7),
340         RK3399_CPUCLKL_RATE(1488000000, 1, 6, 6),
341         RK3399_CPUCLKL_RATE(1416000000, 1, 6, 6),
342         RK3399_CPUCLKL_RATE(1200000000, 1, 5, 5),
343         RK3399_CPUCLKL_RATE(1008000000, 1, 5, 5),
344         RK3399_CPUCLKL_RATE( 816000000, 1, 4, 4),
345         RK3399_CPUCLKL_RATE( 696000000, 1, 3, 3),
346         RK3399_CPUCLKL_RATE( 600000000, 1, 3, 3),
347         RK3399_CPUCLKL_RATE( 408000000, 1, 2, 2),
348         RK3399_CPUCLKL_RATE( 312000000, 1, 1, 1),
349         RK3399_CPUCLKL_RATE( 216000000, 1, 1, 1),
350         RK3399_CPUCLKL_RATE(  96000000, 1, 1, 1),
351 };
352
353 static struct rockchip_cpuclk_rate_table rk3399_cpuclkb_rates[] __initdata = {
354         RK3399_CPUCLKB_RATE(2208000000, 1, 11, 11),
355         RK3399_CPUCLKB_RATE(2184000000, 1, 11, 11),
356         RK3399_CPUCLKB_RATE(2088000000, 1, 10, 10),
357         RK3399_CPUCLKB_RATE(2040000000, 1, 10, 10),
358         RK3399_CPUCLKB_RATE(1992000000, 1, 9, 9),
359         RK3399_CPUCLKB_RATE(1896000000, 1, 9, 9),
360         RK3399_CPUCLKB_RATE(1800000000, 1, 8, 8),
361         RK3399_CPUCLKB_RATE(1704000000, 1, 8, 8),
362         RK3399_CPUCLKB_RATE(1608000000, 1, 7, 7),
363         RK3399_CPUCLKB_RATE(1512000000, 1, 7, 7),
364         RK3399_CPUCLKB_RATE(1488000000, 1, 6, 6),
365         RK3399_CPUCLKB_RATE(1416000000, 1, 6, 6),
366         RK3399_CPUCLKB_RATE(1200000000, 1, 5, 5),
367         RK3399_CPUCLKB_RATE(1008000000, 1, 5, 5),
368         RK3399_CPUCLKB_RATE( 816000000, 1, 4, 4),
369         RK3399_CPUCLKB_RATE( 696000000, 1, 3, 3),
370         RK3399_CPUCLKB_RATE( 600000000, 1, 3, 3),
371         RK3399_CPUCLKB_RATE( 408000000, 1, 2, 2),
372         RK3399_CPUCLKB_RATE( 312000000, 1, 1, 1),
373         RK3399_CPUCLKB_RATE( 216000000, 1, 1, 1),
374         RK3399_CPUCLKB_RATE(  96000000, 1, 1, 1),
375 };
376
377 static struct rockchip_clk_branch rk3399_clk_branches[] __initdata = {
378         /*
379          * CRU Clock-Architecture
380          */
381
382         /* usbphy */
383         GATE(SCLK_USB2PHY0_REF, "clk_usb2phy0_ref", "xin24m", CLK_IGNORE_UNUSED,
384                         RK3399_CLKGATE_CON(6), 5, GFLAGS),
385         GATE(SCLK_USB2PHY1_REF, "clk_usb2phy1_ref", "xin24m", CLK_IGNORE_UNUSED,
386                         RK3399_CLKGATE_CON(6), 6, GFLAGS),
387
388         GATE(0, "clk_usbphy0_480m_src", "clk_usbphy0_480m", CLK_IGNORE_UNUSED,
389                         RK3399_CLKGATE_CON(13), 12, GFLAGS),
390         GATE(0, "clk_usbphy1_480m_src", "clk_usbphy1_480m", CLK_IGNORE_UNUSED,
391                         RK3399_CLKGATE_CON(13), 12, GFLAGS),
392         MUX(0, "clk_usbphy_480m", mux_usbphy_480m_p, CLK_IGNORE_UNUSED,
393                         RK3399_CLKSEL_CON(14), 6, 1, MFLAGS),
394
395         MUX(0, "upll", mux_pll_src_24m_usbphy480m_p, 0,
396                         RK3399_CLKSEL_CON(14), 15, 1, MFLAGS),
397
398         COMPOSITE_NODIV(SCLK_HSICPHY, "clk_hsicphy", mux_pll_src_cpll_gpll_npll_usbphy480m_p, 0,
399                         RK3399_CLKSEL_CON(19), 0, 2, MFLAGS,
400                         RK3399_CLKGATE_CON(6), 4, GFLAGS),
401
402         COMPOSITE(ACLK_USB3, "aclk_usb3", mux_pll_src_cpll_gpll_npll_p, 0,
403                         RK3399_CLKSEL_CON(39), 6, 2, MFLAGS, 0, 5, DFLAGS,
404                         RK3399_CLKGATE_CON(12), 0, GFLAGS),
405         GATE(ACLK_USB3_NOC, "aclk_usb3_noc", "aclk_usb3", CLK_IGNORE_UNUSED,
406                         RK3399_CLKGATE_CON(30), 0, GFLAGS),
407         GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_usb3", 0,
408                         RK3399_CLKGATE_CON(30), 1, GFLAGS),
409         GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_usb3", 0,
410                         RK3399_CLKGATE_CON(30), 2, GFLAGS),
411         GATE(ACLK_USB3_RKSOC_AXI_PERF, "aclk_usb3_rksoc_axi_perf", "aclk_usb3", 0,
412                         RK3399_CLKGATE_CON(30), 3, GFLAGS),
413         GATE(ACLK_USB3_GRF, "aclk_usb3_grf", "aclk_usb3", 0,
414                         RK3399_CLKGATE_CON(30), 4, GFLAGS),
415
416         GATE(SCLK_USB3OTG0_REF, "clk_usb3otg0_ref", "xin24m", 0,
417                         RK3399_CLKGATE_CON(12), 1, GFLAGS),
418         GATE(SCLK_USB3OTG1_REF, "clk_usb3otg1_ref", "xin24m", 0,
419                         RK3399_CLKGATE_CON(12), 2, GFLAGS),
420
421         COMPOSITE(SCLK_USB3OTG0_SUSPEND, "clk_usb3otg0_suspend", mux_pll_p, 0,
422                         RK3399_CLKSEL_CON(40), 15, 1, MFLAGS, 0, 10, DFLAGS,
423                         RK3399_CLKGATE_CON(12), 3, GFLAGS),
424
425         COMPOSITE(SCLK_USB3OTG1_SUSPEND, "clk_usb3otg1_suspend", mux_pll_p, 0,
426                         RK3399_CLKSEL_CON(41), 15, 1, MFLAGS, 0, 10, DFLAGS,
427                         RK3399_CLKGATE_CON(12), 4, GFLAGS),
428
429         COMPOSITE(SCLK_UPHY0_TCPDPHY_REF, "clk_uphy0_tcpdphy_ref", mux_pll_p, 0,
430                         RK3399_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS,
431                         RK3399_CLKGATE_CON(13), 4, GFLAGS),
432
433         COMPOSITE(SCLK_UPHY0_TCPDCORE, "clk_uphy0_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
434                         RK3399_CLKSEL_CON(64), 6, 2, MFLAGS, 0, 5, DFLAGS,
435                         RK3399_CLKGATE_CON(13), 5, GFLAGS),
436
437         COMPOSITE(SCLK_UPHY1_TCPDPHY_REF, "clk_uphy1_tcpdphy_ref", mux_pll_p, 0,
438                         RK3399_CLKSEL_CON(65), 15, 1, MFLAGS, 8, 5, DFLAGS,
439                         RK3399_CLKGATE_CON(13), 6, GFLAGS),
440
441         COMPOSITE(SCLK_UPHY1_TCPDCORE, "clk_uphy1_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
442                         RK3399_CLKSEL_CON(65), 6, 2, MFLAGS, 0, 5, DFLAGS,
443                         RK3399_CLKGATE_CON(13), 7, GFLAGS),
444
445         /* little core */
446         GATE(0, "clk_core_l_lpll_src", "lpll", CLK_IGNORE_UNUSED,
447                         RK3399_CLKGATE_CON(0), 0, GFLAGS),
448         GATE(0, "clk_core_l_bpll_src", "bpll", CLK_IGNORE_UNUSED,
449                         RK3399_CLKGATE_CON(0), 1, GFLAGS),
450         GATE(0, "clk_core_l_dpll_src", "dpll", CLK_IGNORE_UNUSED,
451                         RK3399_CLKGATE_CON(0), 2, GFLAGS),
452         GATE(0, "clk_core_l_gpll_src", "gpll", CLK_IGNORE_UNUSED,
453                         RK3399_CLKGATE_CON(0), 3, GFLAGS),
454
455         COMPOSITE_NOMUX(0, "aclkm_core_l", "armclkl", CLK_IGNORE_UNUSED,
456                         RK3399_CLKSEL_CON(0), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
457                         RK3399_CLKGATE_CON(0), 4, GFLAGS),
458         COMPOSITE_NOMUX(0, "atclk_core_l", "armclkl", CLK_IGNORE_UNUSED,
459                         RK3399_CLKSEL_CON(1), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
460                         RK3399_CLKGATE_CON(0), 5, GFLAGS),
461         COMPOSITE_NOMUX(0, "pclk_dbg_core_l", "armclkl", CLK_IGNORE_UNUSED,
462                         RK3399_CLKSEL_CON(1), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
463                         RK3399_CLKGATE_CON(0), 6, GFLAGS),
464
465         GATE(ACLK_CORE_ADB400_CORE_L_2_CCI500, "aclk_core_adb400_core_l_2_cci500", "aclkm_core_l", CLK_IGNORE_UNUSED,
466                         RK3399_CLKGATE_CON(14), 12, GFLAGS),
467         GATE(ACLK_PERF_CORE_L, "aclk_perf_core_l", "aclkm_core_l", CLK_IGNORE_UNUSED,
468                         RK3399_CLKGATE_CON(14), 13, GFLAGS),
469
470         GATE(0, "clk_dbg_pd_core_l", "armclkl", CLK_IGNORE_UNUSED,
471                         RK3399_CLKGATE_CON(14), 9, GFLAGS),
472         GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_core_adb400_gic_2_core_l", "armclkl", CLK_IGNORE_UNUSED,
473                         RK3399_CLKGATE_CON(14), 10, GFLAGS),
474         GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_core_adb400_core_l_2_gic", "armclkl", CLK_IGNORE_UNUSED,
475                         RK3399_CLKGATE_CON(14), 11, GFLAGS),
476         GATE(SCLK_PVTM_CORE_L, "clk_pvtm_core_l", "xin24m", CLK_IGNORE_UNUSED,
477                         RK3399_CLKGATE_CON(0), 7, GFLAGS),
478
479         /* big core */
480         GATE(0, "clk_core_b_lpll_src", "lpll", CLK_IGNORE_UNUSED,
481                         RK3399_CLKGATE_CON(1), 0, GFLAGS),
482         GATE(0, "clk_core_b_bpll_src", "bpll", CLK_IGNORE_UNUSED,
483                         RK3399_CLKGATE_CON(1), 1, GFLAGS),
484         GATE(0, "clk_core_b_dpll_src", "dpll", CLK_IGNORE_UNUSED,
485                         RK3399_CLKGATE_CON(1), 2, GFLAGS),
486         GATE(0, "clk_core_b_gpll_src", "gpll", CLK_IGNORE_UNUSED,
487                         RK3399_CLKGATE_CON(1), 3, GFLAGS),
488
489         COMPOSITE_NOMUX(0, "aclkm_core_b", "armclkb", CLK_IGNORE_UNUSED,
490                         RK3399_CLKSEL_CON(2), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
491                         RK3399_CLKGATE_CON(1), 4, GFLAGS),
492         COMPOSITE_NOMUX(0, "atclk_core_b", "armclkb", CLK_IGNORE_UNUSED,
493                         RK3399_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
494                         RK3399_CLKGATE_CON(1), 5, GFLAGS),
495         COMPOSITE_NOMUX(0, "pclk_dbg_core_b", "armclkb", CLK_IGNORE_UNUSED,
496                         RK3399_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
497                         RK3399_CLKGATE_CON(1), 6, GFLAGS),
498
499         GATE(ACLK_CORE_ADB400_CORE_B_2_CCI500, "aclk_core_adb400_core_b_2_cci500", "aclkm_core_b", CLK_IGNORE_UNUSED,
500                         RK3399_CLKGATE_CON(14), 5, GFLAGS),
501         GATE(ACLK_PERF_CORE_B, "aclk_perf_core_b", "aclkm_core_b", CLK_IGNORE_UNUSED,
502                         RK3399_CLKGATE_CON(14), 6, GFLAGS),
503
504         GATE(0, "clk_dbg_pd_core_b", "armclkb", CLK_IGNORE_UNUSED,
505                         RK3399_CLKGATE_CON(14), 1, GFLAGS),
506         GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_core_adb400_gic_2_core_b", "armclkb", CLK_IGNORE_UNUSED,
507                         RK3399_CLKGATE_CON(14), 3, GFLAGS),
508         GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_core_adb400_core_b_2_gic", "armclkb", CLK_IGNORE_UNUSED,
509                         RK3399_CLKGATE_CON(14), 4, GFLAGS),
510
511         DIV(0, "pclken_dbg_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
512                         RK3399_CLKSEL_CON(3), 13, 2, DFLAGS | CLK_DIVIDER_READ_ONLY),
513
514         GATE(0, "pclk_dbg_cxcs_pd_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
515                         RK3399_CLKGATE_CON(14), 2, GFLAGS),
516
517         GATE(SCLK_PVTM_CORE_B, "clk_pvtm_core_b", "xin24m", CLK_IGNORE_UNUSED,
518                         RK3399_CLKGATE_CON(1), 7, GFLAGS),
519
520         /* gmac */
521         GATE(0, "cpll_aclk_gmac_src", "cpll", CLK_IGNORE_UNUSED,
522                         RK3399_CLKGATE_CON(6), 9, GFLAGS),
523         GATE(0, "gpll_aclk_gmac_src", "gpll", CLK_IGNORE_UNUSED,
524                         RK3399_CLKGATE_CON(6), 8, GFLAGS),
525         COMPOSITE(0, "aclk_gmac_pre", mux_aclk_gmac_p, 0,
526                         RK3399_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 5, DFLAGS,
527                         RK3399_CLKGATE_CON(6), 10, GFLAGS),
528
529         GATE(ACLK_GMAC, "aclk_gmac", "aclk_gmac_pre", 0,
530                         RK3399_CLKGATE_CON(32), 0, GFLAGS),
531         GATE(ACLK_GMAC_NOC, "aclk_gmac_noc", "aclk_gmac_pre", CLK_IGNORE_UNUSED,
532                         RK3399_CLKGATE_CON(32), 1, GFLAGS),
533         GATE(ACLK_PERF_GMAC, "aclk_perf_gmac", "aclk_gmac_pre", 0,
534                         RK3399_CLKGATE_CON(32), 4, GFLAGS),
535
536         COMPOSITE_NOMUX(0, "pclk_gmac_pre", "aclk_gmac_pre", 0,
537                         RK3399_CLKSEL_CON(19), 8, 3, DFLAGS,
538                         RK3399_CLKGATE_CON(6), 11, GFLAGS),
539         GATE(PCLK_GMAC, "pclk_gmac", "pclk_gmac_pre", 0,
540                         RK3399_CLKGATE_CON(32), 2, GFLAGS),
541         GATE(PCLK_GMAC_NOC, "pclk_gmac_noc", "pclk_gmac_pre", CLK_IGNORE_UNUSED,
542                         RK3399_CLKGATE_CON(32), 3, GFLAGS),
543
544         COMPOSITE(SCLK_MAC, "clk_gmac", mux_pll_src_cpll_gpll_npll_p, 0,
545                         RK3399_CLKSEL_CON(20), 14, 2, MFLAGS, 8, 5, DFLAGS,
546                         RK3399_CLKGATE_CON(5), 5, GFLAGS),
547
548         MUX(SCLK_RMII_SRC, "clk_rmii_src", mux_rmii_p, CLK_SET_RATE_PARENT,
549                         RK3399_CLKSEL_CON(19), 4, 1, MFLAGS),
550         GATE(SCLK_MACREF_OUT, "clk_mac_refout", "clk_rmii_src", 0,
551                         RK3399_CLKGATE_CON(5), 6, GFLAGS),
552         GATE(SCLK_MACREF, "clk_mac_ref", "clk_rmii_src", 0,
553                         RK3399_CLKGATE_CON(5), 7, GFLAGS),
554         GATE(SCLK_MAC_RX, "clk_rmii_rx", "clk_rmii_src", 0,
555                         RK3399_CLKGATE_CON(5), 8, GFLAGS),
556         GATE(SCLK_MAC_TX, "clk_rmii_tx", "clk_rmii_src", 0,
557                         RK3399_CLKGATE_CON(5), 9, GFLAGS),
558
559         /* spdif */
560         COMPOSITE(0, "clk_spdif_div", mux_pll_src_cpll_gpll_p, 0,
561                         RK3399_CLKSEL_CON(32), 7, 1, MFLAGS, 0, 7, DFLAGS,
562                         RK3399_CLKGATE_CON(8), 13, GFLAGS),
563         COMPOSITE_FRACMUX(0, "clk_spdif_frac", "clk_spdif_div", CLK_SET_RATE_PARENT,
564                         RK3399_CLKSEL_CON(99), 0,
565                         RK3399_CLKGATE_CON(8), 14, GFLAGS,
566                         &rk3399_spdif_fracmux),
567         GATE(SCLK_SPDIF_8CH, "clk_spdif", "clk_spdif_mux", CLK_SET_RATE_PARENT,
568                         RK3399_CLKGATE_CON(8), 15, GFLAGS),
569
570         COMPOSITE(SCLK_SPDIF_REC_DPTX, "clk_spdif_rec_dptx", mux_pll_src_cpll_gpll_p, 0,
571                         RK3399_CLKSEL_CON(32), 15, 1, MFLAGS, 0, 5, DFLAGS,
572                         RK3399_CLKGATE_CON(10), 6, GFLAGS),
573         /* i2s */
574         COMPOSITE(0, "clk_i2s0_div", mux_pll_src_cpll_gpll_p, 0,
575                         RK3399_CLKSEL_CON(28), 7, 1, MFLAGS, 0, 7, DFLAGS,
576                         RK3399_CLKGATE_CON(8), 3, GFLAGS),
577         COMPOSITE_FRACMUX(0, "clk_i2s0_frac", "clk_i2s0_div", CLK_SET_RATE_PARENT,
578                         RK3399_CLKSEL_CON(96), 0,
579                         RK3399_CLKGATE_CON(8), 4, GFLAGS,
580                         &rk3399_i2s0_fracmux),
581         GATE(SCLK_I2S0_8CH, "clk_i2s0", "clk_i2s0_mux", CLK_SET_RATE_PARENT,
582                         RK3399_CLKGATE_CON(8), 5, GFLAGS),
583
584         COMPOSITE(0, "clk_i2s1_div", mux_pll_src_cpll_gpll_p, 0,
585                         RK3399_CLKSEL_CON(29), 7, 1, MFLAGS, 0, 7, DFLAGS,
586                         RK3399_CLKGATE_CON(8), 6, GFLAGS),
587         COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_div", CLK_SET_RATE_PARENT,
588                         RK3399_CLKSEL_CON(97), 0,
589                         RK3399_CLKGATE_CON(8), 7, GFLAGS,
590                         &rk3399_i2s1_fracmux),
591         GATE(SCLK_I2S1_8CH, "clk_i2s1", "clk_i2s1_mux", CLK_SET_RATE_PARENT,
592                         RK3399_CLKGATE_CON(8), 8, GFLAGS),
593
594         COMPOSITE(0, "clk_i2s2_div", mux_pll_src_cpll_gpll_p, 0,
595                         RK3399_CLKSEL_CON(30), 7, 1, MFLAGS, 0, 7, DFLAGS,
596                         RK3399_CLKGATE_CON(8), 9, GFLAGS),
597         COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_div", CLK_SET_RATE_PARENT,
598                         RK3399_CLKSEL_CON(98), 0,
599                         RK3399_CLKGATE_CON(8), 10, GFLAGS,
600                         &rk3399_i2s2_fracmux),
601         GATE(SCLK_I2S2_8CH, "clk_i2s2", "clk_i2s2_mux", CLK_SET_RATE_PARENT,
602                         RK3399_CLKGATE_CON(8), 11, GFLAGS),
603
604         MUX(0, "clk_i2sout_src", mux_i2sch_p, CLK_SET_RATE_PARENT,
605                         RK3399_CLKSEL_CON(31), 0, 2, MFLAGS),
606         COMPOSITE_NODIV(SCLK_I2S_8CH_OUT, "clk_i2sout", mux_i2sout_p, CLK_SET_RATE_PARENT,
607                         RK3399_CLKSEL_CON(30), 8, 2, MFLAGS,
608                         RK3399_CLKGATE_CON(8), 12, GFLAGS),
609
610         /* uart */
611         MUX(0, "clk_uart0_src", mux_pll_src_cpll_gpll_upll_p, 0,
612                         RK3399_CLKSEL_CON(33), 12, 2, MFLAGS),
613         COMPOSITE_NOMUX(0, "clk_uart0_div", "clk_uart0_src", 0,
614                         RK3399_CLKSEL_CON(33), 0, 7, DFLAGS,
615                         RK3399_CLKGATE_CON(9), 0, GFLAGS),
616         COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_div", CLK_SET_RATE_PARENT,
617                         RK3399_CLKSEL_CON(100), 0,
618                         RK3399_CLKGATE_CON(9), 1, GFLAGS,
619                         &rk3399_uart0_fracmux),
620
621         MUX(0, "clk_uart_src", mux_pll_src_cpll_gpll_p, 0,
622                         RK3399_CLKSEL_CON(33), 15, 1, MFLAGS),
623         COMPOSITE_NOMUX(0, "clk_uart1_div", "clk_uart_src", 0,
624                         RK3399_CLKSEL_CON(34), 0, 7, DFLAGS,
625                         RK3399_CLKGATE_CON(9), 2, GFLAGS),
626         COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_div", CLK_SET_RATE_PARENT,
627                         RK3399_CLKSEL_CON(101), 0,
628                         RK3399_CLKGATE_CON(9), 3, GFLAGS,
629                         &rk3399_uart1_fracmux),
630
631         COMPOSITE_NOMUX(0, "clk_uart2_div", "clk_uart_src", 0,
632                         RK3399_CLKSEL_CON(35), 0, 7, DFLAGS,
633                         RK3399_CLKGATE_CON(9), 4, GFLAGS),
634         COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_div", CLK_SET_RATE_PARENT,
635                         RK3399_CLKSEL_CON(102), 0,
636                         RK3399_CLKGATE_CON(9), 5, GFLAGS,
637                         &rk3399_uart2_fracmux),
638
639         COMPOSITE_NOMUX(0, "clk_uart3_div", "clk_uart_src", 0,
640                         RK3399_CLKSEL_CON(36), 0, 7, DFLAGS,
641                         RK3399_CLKGATE_CON(9), 6, GFLAGS),
642         COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_div", CLK_SET_RATE_PARENT,
643                         RK3399_CLKSEL_CON(103), 0,
644                         RK3399_CLKGATE_CON(9), 7, GFLAGS,
645                         &rk3399_uart3_fracmux),
646
647         COMPOSITE(0, "pclk_ddr", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
648                         RK3399_CLKSEL_CON(6), 15, 1, MFLAGS, 8, 5, DFLAGS,
649                         RK3399_CLKGATE_CON(3), 4, GFLAGS),
650
651         GATE(PCLK_CENTER_MAIN_NOC, "pclk_center_main_noc", "pclk_ddr", CLK_IGNORE_UNUSED,
652                         RK3399_CLKGATE_CON(18), 10, GFLAGS),
653         GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_ddr", CLK_IGNORE_UNUSED,
654                         RK3399_CLKGATE_CON(18), 12, GFLAGS),
655         GATE(PCLK_CIC, "pclk_cic", "pclk_ddr", CLK_IGNORE_UNUSED,
656                         RK3399_CLKGATE_CON(18), 15, GFLAGS),
657         GATE(PCLK_DDR_SGRF, "pclk_ddr_sgrf", "pclk_ddr", CLK_IGNORE_UNUSED,
658                         RK3399_CLKGATE_CON(19), 2, GFLAGS),
659
660         GATE(SCLK_PVTM_DDR, "clk_pvtm_ddr", "xin24m", CLK_IGNORE_UNUSED,
661                         RK3399_CLKGATE_CON(4), 11, GFLAGS),
662         GATE(SCLK_DFIMON0_TIMER, "clk_dfimon0_timer", "xin24m", CLK_IGNORE_UNUSED,
663                         RK3399_CLKGATE_CON(3), 5, GFLAGS),
664         GATE(SCLK_DFIMON1_TIMER, "clk_dfimon1_timer", "xin24m", CLK_IGNORE_UNUSED,
665                         RK3399_CLKGATE_CON(3), 6, GFLAGS),
666
667         /* cci */
668         GATE(0, "cpll_aclk_cci_src", "cpll", CLK_IGNORE_UNUSED,
669                         RK3399_CLKGATE_CON(2), 0, GFLAGS),
670         GATE(0, "gpll_aclk_cci_src", "gpll", CLK_IGNORE_UNUSED,
671                         RK3399_CLKGATE_CON(2), 1, GFLAGS),
672         GATE(0, "npll_aclk_cci_src", "npll", CLK_IGNORE_UNUSED,
673                         RK3399_CLKGATE_CON(2), 2, GFLAGS),
674         GATE(0, "vpll_aclk_cci_src", "vpll", CLK_IGNORE_UNUSED,
675                         RK3399_CLKGATE_CON(2), 3, GFLAGS),
676
677         COMPOSITE(0, "aclk_cci_pre", mux_aclk_cci_p, CLK_IGNORE_UNUSED,
678                         RK3399_CLKSEL_CON(5), 6, 2, MFLAGS, 0, 5, DFLAGS,
679                         RK3399_CLKGATE_CON(2), 4, GFLAGS),
680
681         GATE(ACLK_ADB400M_PD_CORE_L, "aclk_adb400m_pd_core_l", "aclk_cci_pre", CLK_IGNORE_UNUSED,
682                         RK3399_CLKGATE_CON(15), 0, GFLAGS),
683         GATE(ACLK_ADB400M_PD_CORE_B, "aclk_adb400m_pd_core_b", "aclk_cci_pre", CLK_IGNORE_UNUSED,
684                         RK3399_CLKGATE_CON(15), 1, GFLAGS),
685         GATE(ACLK_CCI, "aclk_cci", "aclk_cci_pre", CLK_IGNORE_UNUSED,
686                         RK3399_CLKGATE_CON(15), 2, GFLAGS),
687         GATE(ACLK_CCI_NOC0, "aclk_cci_noc0", "aclk_cci_pre", CLK_IGNORE_UNUSED,
688                         RK3399_CLKGATE_CON(15), 3, GFLAGS),
689         GATE(ACLK_CCI_NOC1, "aclk_cci_noc1", "aclk_cci_pre", CLK_IGNORE_UNUSED,
690                         RK3399_CLKGATE_CON(15), 4, GFLAGS),
691         GATE(ACLK_CCI_GRF, "aclk_cci_grf", "aclk_cci_pre", CLK_IGNORE_UNUSED,
692                         RK3399_CLKGATE_CON(15), 7, GFLAGS),
693
694         GATE(0, "cpll_cci_trace", "cpll", CLK_IGNORE_UNUSED,
695                         RK3399_CLKGATE_CON(2), 5, GFLAGS),
696         GATE(0, "gpll_cci_trace", "gpll", CLK_IGNORE_UNUSED,
697                         RK3399_CLKGATE_CON(2), 6, GFLAGS),
698         COMPOSITE(SCLK_CCI_TRACE, "clk_cci_trace", mux_cci_trace_p, CLK_IGNORE_UNUSED,
699                         RK3399_CLKSEL_CON(5), 15, 2, MFLAGS, 8, 5, DFLAGS,
700                         RK3399_CLKGATE_CON(2), 7, GFLAGS),
701
702         GATE(0, "cpll_cs", "cpll", CLK_IGNORE_UNUSED,
703                         RK3399_CLKGATE_CON(2), 8, GFLAGS),
704         GATE(0, "gpll_cs", "gpll", CLK_IGNORE_UNUSED,
705                         RK3399_CLKGATE_CON(2), 9, GFLAGS),
706         GATE(0, "npll_cs", "npll", CLK_IGNORE_UNUSED,
707                         RK3399_CLKGATE_CON(2), 10, GFLAGS),
708         COMPOSITE_NOGATE(0, "clk_cs", mux_cs_p, CLK_IGNORE_UNUSED,
709                         RK3399_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS),
710         GATE(0, "clk_dbg_cxcs", "clk_cs", CLK_IGNORE_UNUSED,
711                         RK3399_CLKGATE_CON(15), 5, GFLAGS),
712         GATE(0, "clk_dbg_noc", "clk_cs", CLK_IGNORE_UNUSED,
713                         RK3399_CLKGATE_CON(15), 6, GFLAGS),
714
715         /* vcodec */
716         COMPOSITE(0, "aclk_vcodec_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
717                         RK3399_CLKSEL_CON(7), 6, 2, MFLAGS, 0, 5, DFLAGS,
718                         RK3399_CLKGATE_CON(4), 0, GFLAGS),
719         COMPOSITE_NOMUX(0, "hclk_vcodec_pre", "aclk_vcodec_pre", 0,
720                         RK3399_CLKSEL_CON(7), 8, 5, DFLAGS,
721                         RK3399_CLKGATE_CON(4), 1, GFLAGS),
722         GATE(HCLK_VCODEC, "hclk_vcodec", "hclk_vcodec_pre", 0,
723                         RK3399_CLKGATE_CON(17), 2, GFLAGS),
724         GATE(0, "hclk_vcodec_noc", "hclk_vcodec_pre", CLK_IGNORE_UNUSED,
725                         RK3399_CLKGATE_CON(17), 3, GFLAGS),
726
727         GATE(ACLK_VCODEC, "aclk_vcodec", "aclk_vcodec_pre", 0,
728                         RK3399_CLKGATE_CON(17), 0, GFLAGS),
729         GATE(0, "aclk_vcodec_noc", "aclk_vcodec_pre", CLK_IGNORE_UNUSED,
730                         RK3399_CLKGATE_CON(17), 1, GFLAGS),
731
732         /* vdu */
733         COMPOSITE(SCLK_VDU_CORE, "clk_vdu_core", mux_pll_src_cpll_gpll_npll_p, 0,
734                         RK3399_CLKSEL_CON(9), 6, 2, MFLAGS, 0, 5, DFLAGS,
735                         RK3399_CLKGATE_CON(4), 4, GFLAGS),
736         COMPOSITE(SCLK_VDU_CA, "clk_vdu_ca", mux_pll_src_cpll_gpll_npll_p, 0,
737                         RK3399_CLKSEL_CON(9), 14, 2, MFLAGS, 8, 5, DFLAGS,
738                         RK3399_CLKGATE_CON(4), 5, GFLAGS),
739
740         COMPOSITE(0, "aclk_vdu_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
741                         RK3399_CLKSEL_CON(8), 6, 2, MFLAGS, 0, 5, DFLAGS,
742                         RK3399_CLKGATE_CON(4), 2, GFLAGS),
743         COMPOSITE_NOMUX(0, "hclk_vdu_pre", "aclk_vdu_pre", 0,
744                         RK3399_CLKSEL_CON(8), 8, 5, DFLAGS,
745                         RK3399_CLKGATE_CON(4), 3, GFLAGS),
746         GATE(HCLK_VDU, "hclk_vdu", "hclk_vdu_pre", 0,
747                         RK3399_CLKGATE_CON(17), 10, GFLAGS),
748         GATE(HCLK_VDU_NOC, "hclk_vdu_noc", "hclk_vdu_pre", CLK_IGNORE_UNUSED,
749                         RK3399_CLKGATE_CON(17), 11, GFLAGS),
750
751         GATE(ACLK_VDU, "aclk_vdu", "aclk_vdu_pre", 0,
752                         RK3399_CLKGATE_CON(17), 8, GFLAGS),
753         GATE(ACLK_VDU_NOC, "aclk_vdu_noc", "aclk_vdu_pre", CLK_IGNORE_UNUSED,
754                         RK3399_CLKGATE_CON(17), 9, GFLAGS),
755
756         /* iep */
757         COMPOSITE(0, "aclk_iep_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
758                         RK3399_CLKSEL_CON(10), 6, 2, MFLAGS, 0, 5, DFLAGS,
759                         RK3399_CLKGATE_CON(4), 6, GFLAGS),
760         COMPOSITE_NOMUX(0, "hclk_iep_pre", "aclk_iep_pre", 0,
761                         RK3399_CLKSEL_CON(10), 8, 5, DFLAGS,
762                         RK3399_CLKGATE_CON(4), 7, GFLAGS),
763         GATE(HCLK_IEP, "hclk_iep", "hclk_iep_pre", 0,
764                         RK3399_CLKGATE_CON(16), 2, GFLAGS),
765         GATE(HCLK_IEP_NOC, "hclk_iep_noc", "hclk_iep_pre", CLK_IGNORE_UNUSED,
766                         RK3399_CLKGATE_CON(16), 3, GFLAGS),
767
768         GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", 0,
769                         RK3399_CLKGATE_CON(16), 0, GFLAGS),
770         GATE(ACLK_IEP_NOC, "aclk_iep_noc", "aclk_iep_pre", CLK_IGNORE_UNUSED,
771                         RK3399_CLKGATE_CON(16), 1, GFLAGS),
772
773         /* rga */
774         COMPOSITE(SCLK_RGA_CORE, "clk_rga_core", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
775                         RK3399_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 5, DFLAGS,
776                         RK3399_CLKGATE_CON(4), 10, GFLAGS),
777
778         COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
779                         RK3399_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 5, DFLAGS,
780                         RK3399_CLKGATE_CON(4), 8, GFLAGS),
781         COMPOSITE_NOMUX(0, "hclk_rga_pre", "aclk_rga_pre", 0,
782                         RK3399_CLKSEL_CON(11), 8, 5, DFLAGS,
783                         RK3399_CLKGATE_CON(4), 9, GFLAGS),
784         GATE(HCLK_RGA, "hclk_rga", "hclk_rga_pre", 0,
785                         RK3399_CLKGATE_CON(16), 10, GFLAGS),
786         GATE(HCLK_RGA_NOC, "hclk_rga_noc", "hclk_rga_pre", CLK_IGNORE_UNUSED,
787                         RK3399_CLKGATE_CON(16), 11, GFLAGS),
788
789         GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0,
790                         RK3399_CLKGATE_CON(16), 8, GFLAGS),
791         GATE(ACLK_RGA_NOC, "aclk_rga_noc", "aclk_rga_pre", CLK_IGNORE_UNUSED,
792                         RK3399_CLKGATE_CON(16), 9, GFLAGS),
793
794         /* center */
795         COMPOSITE(0, "aclk_center", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
796                         RK3399_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 5, DFLAGS,
797                         RK3399_CLKGATE_CON(3), 7, GFLAGS),
798         GATE(ACLK_CENTER_MAIN_NOC, "aclk_center_main_noc", "aclk_center", CLK_IGNORE_UNUSED,
799                         RK3399_CLKGATE_CON(19), 0, GFLAGS),
800         GATE(ACLK_CENTER_PERI_NOC, "aclk_center_peri_noc", "aclk_center", CLK_IGNORE_UNUSED,
801                         RK3399_CLKGATE_CON(19), 1, GFLAGS),
802
803         /* gpu */
804         COMPOSITE(0, "aclk_gpu_pre", mux_pll_src_ppll_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
805                         RK3399_CLKSEL_CON(13), 5, 3, MFLAGS, 0, 5, DFLAGS,
806                         RK3399_CLKGATE_CON(13), 0, GFLAGS),
807         GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", 0,
808                         RK3399_CLKGATE_CON(30), 8, GFLAGS),
809         GATE(ACLK_PERF_GPU, "aclk_perf_gpu", "aclk_gpu_pre", 0,
810                         RK3399_CLKGATE_CON(30), 10, GFLAGS),
811         GATE(ACLK_GPU_GRF, "aclk_gpu_grf", "aclk_gpu_pre", 0,
812                         RK3399_CLKGATE_CON(30), 11, GFLAGS),
813         GATE(SCLK_PVTM_GPU, "aclk_pvtm_gpu", "xin24m", 0,
814                         RK3399_CLKGATE_CON(13), 1, GFLAGS),
815
816         /* perihp */
817         GATE(0, "cpll_aclk_perihp_src", "gpll", CLK_IGNORE_UNUSED,
818                         RK3399_CLKGATE_CON(5), 0, GFLAGS),
819         GATE(0, "gpll_aclk_perihp_src", "cpll", CLK_IGNORE_UNUSED,
820                         RK3399_CLKGATE_CON(5), 1, GFLAGS),
821         COMPOSITE(ACLK_PERIHP, "aclk_perihp", mux_aclk_perihp_p, CLK_IGNORE_UNUSED,
822                         RK3399_CLKSEL_CON(14), 7, 1, MFLAGS, 0, 5, DFLAGS,
823                         RK3399_CLKGATE_CON(5), 2, GFLAGS),
824         COMPOSITE_NOMUX(HCLK_PERIHP, "hclk_perihp", "aclk_perihp", CLK_IGNORE_UNUSED,
825                         RK3399_CLKSEL_CON(14), 8, 2, DFLAGS,
826                         RK3399_CLKGATE_CON(5), 3, GFLAGS),
827         COMPOSITE_NOMUX(PCLK_PERIHP, "pclk_perihp", "aclk_perihp", CLK_IGNORE_UNUSED,
828                         RK3399_CLKSEL_CON(14), 12, 2, DFLAGS,
829                         RK3399_CLKGATE_CON(5), 4, GFLAGS),
830
831         GATE(ACLK_PERF_PCIE, "aclk_perf_pcie", "aclk_perihp", CLK_IGNORE_UNUSED,
832                         RK3399_CLKGATE_CON(20), 2, GFLAGS),
833         GATE(ACLK_PCIE, "aclk_pcie", "aclk_perihp", CLK_IGNORE_UNUSED,
834                         RK3399_CLKGATE_CON(20), 10, GFLAGS),
835         GATE(0, "aclk_perihp_noc", "aclk_perihp", CLK_IGNORE_UNUSED,
836                         RK3399_CLKGATE_CON(20), 12, GFLAGS),
837
838         GATE(HCLK_HOST0, "hclk_host0", "hclk_perihp", 0,
839                         RK3399_CLKGATE_CON(20), 5, GFLAGS),
840         GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_perihp", 0,
841                         RK3399_CLKGATE_CON(20), 6, GFLAGS),
842         GATE(HCLK_HOST1, "hclk_host1", "hclk_perihp", 0,
843                         RK3399_CLKGATE_CON(20), 7, GFLAGS),
844         GATE(HCLK_HOST1_ARB, "hclk_host1_arb", "hclk_perihp", 0,
845                         RK3399_CLKGATE_CON(20), 8, GFLAGS),
846         GATE(HCLK_HSIC, "hclk_hsic", "hclk_perihp", 0,
847                         RK3399_CLKGATE_CON(20), 9, GFLAGS),
848         GATE(0, "hclk_perihp_noc", "hclk_perihp", CLK_IGNORE_UNUSED,
849                         RK3399_CLKGATE_CON(20), 13, GFLAGS),
850         GATE(0, "hclk_ahb1tom", "hclk_perihp", CLK_IGNORE_UNUSED,
851                         RK3399_CLKGATE_CON(20), 15, GFLAGS),
852
853         GATE(PCLK_PERIHP_GRF, "pclk_perihp_grf", "pclk_perihp", CLK_IGNORE_UNUSED,
854                         RK3399_CLKGATE_CON(20), 4, GFLAGS),
855         GATE(PCLK_PCIE, "pclk_pcie", "pclk_perihp", 0,
856                         RK3399_CLKGATE_CON(20), 11, GFLAGS),
857         GATE(0, "pclk_perihp_noc", "pclk_perihp", CLK_IGNORE_UNUSED,
858                         RK3399_CLKGATE_CON(20), 14, GFLAGS),
859         GATE(PCLK_HSICPHY, "pclk_hsicphy", "pclk_perihp", 0,
860                         RK3399_CLKGATE_CON(31), 8, GFLAGS),
861
862         /* sdio & sdmmc */
863         COMPOSITE(0, "hclk_sd", mux_pll_src_cpll_gpll_p, 0,
864                         RK3399_CLKSEL_CON(13), 15, 1, MFLAGS, 8, 5, DFLAGS,
865                         RK3399_CLKGATE_CON(12), 13, GFLAGS),
866         GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sd", 0,
867                         RK3399_CLKGATE_CON(33), 8, GFLAGS),
868         GATE(0, "hclk_sdmmc_noc", "hclk_sd", CLK_IGNORE_UNUSED,
869                         RK3399_CLKGATE_CON(33), 9, GFLAGS),
870
871         COMPOSITE(SCLK_SDIO, "clk_sdio", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
872                         RK3399_CLKSEL_CON(15), 8, 3, MFLAGS, 0, 7, DFLAGS,
873                         RK3399_CLKGATE_CON(6), 0, GFLAGS),
874
875         COMPOSITE(SCLK_SDMMC, "clk_sdmmc", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
876                         RK3399_CLKSEL_CON(16), 8, 3, MFLAGS, 0, 7, DFLAGS,
877                         RK3399_CLKGATE_CON(6), 1, GFLAGS),
878
879         MMC(SCLK_SDMMC_DRV,     "emmc_drv",    "clk_sdmmc", RK3399_SDMMC_CON0, 1),
880         MMC(SCLK_SDMMC_SAMPLE,  "emmc_sample", "clk_sdmmc", RK3399_SDMMC_CON1, 1),
881
882         MMC(SCLK_SDIO_DRV,      "sdio_drv",    "clk_sdio",  RK3399_SDIO_CON0,  1),
883         MMC(SCLK_SDIO_SAMPLE,   "sdio_sample", "clk_sdio",  RK3399_SDIO_CON1,  1),
884
885         /* pcie */
886         COMPOSITE(SCLK_PCIE_PM, "clk_pcie_pm", mux_pll_src_cpll_gpll_npll_24m_p, 0,
887                         RK3399_CLKSEL_CON(17), 8, 3, MFLAGS, 0, 7, DFLAGS,
888                         RK3399_CLKGATE_CON(6), 2, GFLAGS),
889
890         COMPOSITE_NOMUX(SCLK_PCIEPHY_REF100M, "clk_pciephy_ref100m", "npll", 0,
891                         RK3399_CLKSEL_CON(18), 11, 5, DFLAGS,
892                         RK3399_CLKGATE_CON(12), 6, GFLAGS),
893         MUX(SCLK_PCIEPHY_REF, "clk_pciephy_ref", mux_pll_src_24m_pciephy_p, CLK_SET_RATE_PARENT,
894                         RK3399_CLKSEL_CON(18), 10, 1, MFLAGS),
895
896         COMPOSITE(0, "clk_pcie_core_cru", mux_pll_src_cpll_gpll_npll_p, 0,
897                         RK3399_CLKSEL_CON(18), 8, 2, MFLAGS, 0, 7, DFLAGS,
898                         RK3399_CLKGATE_CON(6), 3, GFLAGS),
899         MUX(SCLK_PCIE_CORE, "clk_pcie_core", mux_pciecore_cru_phy_p, CLK_SET_RATE_PARENT,
900                         RK3399_CLKSEL_CON(18), 7, 1, MFLAGS),
901
902         /* emmc */
903         COMPOSITE(SCLK_EMMC, "clk_emmc", mux_pll_src_cpll_gpll_npll_upll_24m_p, 0,
904                         RK3399_CLKSEL_CON(22), 8, 3, MFLAGS, 0, 7, DFLAGS,
905                         RK3399_CLKGATE_CON(6), 14, GFLAGS),
906
907         GATE(0, "cpll_aclk_emmc_src", "cpll", CLK_IGNORE_UNUSED,
908                         RK3399_CLKGATE_CON(6), 12, GFLAGS),
909         GATE(0, "gpll_aclk_emmc_src", "gpll", CLK_IGNORE_UNUSED,
910                         RK3399_CLKGATE_CON(6), 13, GFLAGS),
911         COMPOSITE_NOGATE(ACLK_EMMC, "aclk_emmc", mux_aclk_emmc_p, CLK_IGNORE_UNUSED,
912                         RK3399_CLKSEL_CON(21), 7, 1, MFLAGS, 0, 5, DFLAGS),
913         GATE(ACLK_EMMC_CORE, "aclk_emmccore", "aclk_emmc", CLK_IGNORE_UNUSED,
914                         RK3399_CLKGATE_CON(32), 8, GFLAGS),
915         GATE(ACLK_EMMC_NOC, "aclk_emmc_noc", "aclk_emmc", CLK_IGNORE_UNUSED,
916                         RK3399_CLKGATE_CON(32), 9, GFLAGS),
917         GATE(ACLK_EMMC_GRF, "aclk_emmcgrf", "aclk_emmc", CLK_IGNORE_UNUSED,
918                         RK3399_CLKGATE_CON(32), 10, GFLAGS),
919
920         /* perilp0 */
921         GATE(0, "cpll_aclk_perilp0_src", "cpll", CLK_IGNORE_UNUSED,
922                         RK3399_CLKGATE_CON(7), 1, GFLAGS),
923         GATE(0, "gpll_aclk_perilp0_src", "gpll", CLK_IGNORE_UNUSED,
924                         RK3399_CLKGATE_CON(7), 0, GFLAGS),
925         COMPOSITE(ACLK_PERILP0, "aclk_perilp0", mux_aclk_perilp0_p, CLK_IGNORE_UNUSED,
926                         RK3399_CLKSEL_CON(23), 7, 1, MFLAGS, 0, 5, DFLAGS,
927                         RK3399_CLKGATE_CON(7), 2, GFLAGS),
928         COMPOSITE_NOMUX(HCLK_PERILP0, "hclk_perilp0", "aclk_perilp0", CLK_IGNORE_UNUSED,
929                         RK3399_CLKSEL_CON(23), 8, 2, DFLAGS,
930                         RK3399_CLKGATE_CON(7), 3, GFLAGS),
931         COMPOSITE_NOMUX(PCLK_PERILP0, "pclk_perilp0", "aclk_perilp0", 0,
932                         RK3399_CLKSEL_CON(23), 12, 3, DFLAGS,
933                         RK3399_CLKGATE_CON(7), 4, GFLAGS),
934
935         /* aclk_perilp0 gates */
936         GATE(ACLK_INTMEM, "aclk_intmem", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 0, GFLAGS),
937         GATE(ACLK_TZMA, "aclk_tzma", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 1, GFLAGS),
938         GATE(SCLK_INTMEM0, "clk_intmem0", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 2, GFLAGS),
939         GATE(SCLK_INTMEM1, "clk_intmem1", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 3, GFLAGS),
940         GATE(SCLK_INTMEM2, "clk_intmem2", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 4, GFLAGS),
941         GATE(SCLK_INTMEM3, "clk_intmem3", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 5, GFLAGS),
942         GATE(SCLK_INTMEM4, "clk_intmem4", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 6, GFLAGS),
943         GATE(SCLK_INTMEM5, "clk_intmem5", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 7, GFLAGS),
944         GATE(ACLK_DCF, "aclk_dcf", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 8, GFLAGS),
945         GATE(ACLK_DMAC0_PERILP, "aclk_dmac0_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 5, GFLAGS),
946         GATE(ACLK_DMAC1_PERILP, "aclk_dmac1_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 6, GFLAGS),
947         GATE(ACLK_PERILP0_NOC, "aclk_perilp0_noc", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 7, GFLAGS),
948
949         /* hclk_perilp0 gates */
950         GATE(HCLK_ROM, "hclk_rom", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 4, GFLAGS),
951         GATE(HCLK_M_CRYPTO0, "hclk_m_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 5, GFLAGS),
952         GATE(HCLK_S_CRYPTO0, "hclk_s_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 6, GFLAGS),
953         GATE(HCLK_M_CRYPTO1, "hclk_m_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 14, GFLAGS),
954         GATE(HCLK_S_CRYPTO1, "hclk_s_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 15, GFLAGS),
955         GATE(HCLK_PERILP0_NOC, "hclk_perilp0_noc", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 8, GFLAGS),
956
957         /* pclk_perilp0 gates */
958         GATE(PCLK_DCF, "pclk_dcf", "pclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 9, GFLAGS),
959
960         /* crypto */
961         COMPOSITE(SCLK_CRYPTO0, "clk_crypto0", mux_pll_src_cpll_gpll_ppll_p, 0,
962                         RK3399_CLKSEL_CON(24), 6, 2, MFLAGS, 0, 5, DFLAGS,
963                         RK3399_CLKGATE_CON(7), 7, GFLAGS),
964
965         COMPOSITE(SCLK_CRYPTO1, "clk_crypto1", mux_pll_src_cpll_gpll_ppll_p, 0,
966                         RK3399_CLKSEL_CON(26), 6, 2, MFLAGS, 0, 5, DFLAGS,
967                         RK3399_CLKGATE_CON(7), 8, GFLAGS),
968
969         /* cm0s_perilp */
970         GATE(0, "cpll_fclk_cm0s_src", "cpll", 0,
971                         RK3399_CLKGATE_CON(7), 6, GFLAGS),
972         GATE(0, "gpll_fclk_cm0s_src", "gpll", 0,
973                         RK3399_CLKGATE_CON(7), 5, GFLAGS),
974         COMPOSITE(FCLK_CM0S, "fclk_cm0s", mux_fclk_cm0s_p, 0,
975                         RK3399_CLKSEL_CON(24), 15, 1, MFLAGS, 8, 5, DFLAGS,
976                         RK3399_CLKGATE_CON(7), 9, GFLAGS),
977
978         /* fclk_cm0s gates */
979         GATE(SCLK_M0_PERILP, "sclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 8, GFLAGS),
980         GATE(HCLK_M0_PERILP, "hclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 9, GFLAGS),
981         GATE(DCLK_M0_PERILP, "dclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 10, GFLAGS),
982         GATE(SCLK_M0_PERILP_DEC, "clk_m0_perilp_dec", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 11, GFLAGS),
983         GATE(HCLK_M0_PERILP_NOC, "hclk_m0_perilp_noc", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 11, GFLAGS),
984
985         /* perilp1 */
986         GATE(0, "cpll_hclk_perilp1_src", "cpll", CLK_IGNORE_UNUSED,
987                         RK3399_CLKGATE_CON(8), 1, GFLAGS),
988         GATE(0, "gpll_hclk_perilp1_src", "gpll", CLK_IGNORE_UNUSED,
989                         RK3399_CLKGATE_CON(8), 0, GFLAGS),
990         COMPOSITE_NOGATE(HCLK_PERILP1, "hclk_perilp1", mux_hclk_perilp1_p, CLK_IGNORE_UNUSED,
991                         RK3399_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 5, DFLAGS),
992         COMPOSITE_NOMUX(PCLK_PERILP1, "pclk_perilp1", "hclk_perilp1", CLK_IGNORE_UNUSED,
993                         RK3399_CLKSEL_CON(25), 8, 3, DFLAGS,
994                         RK3399_CLKGATE_CON(8), 2, GFLAGS),
995
996         /* hclk_perilp1 gates */
997         GATE(0, "hclk_perilp1_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 9, GFLAGS),
998         GATE(0, "hclk_sdio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 12, GFLAGS),
999         GATE(HCLK_I2S0_8CH, "hclk_i2s0", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 0, GFLAGS),
1000         GATE(HCLK_I2S1_8CH, "hclk_i2s1", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 1, GFLAGS),
1001         GATE(HCLK_I2S2_8CH, "hclk_i2s2", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 2, GFLAGS),
1002         GATE(HCLK_SPDIF, "hclk_spdif", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 3, GFLAGS),
1003         GATE(HCLK_SDIO, "hclk_sdio", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 4, GFLAGS),
1004         GATE(PCLK_SPI5, "pclk_spi5", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 5, GFLAGS),
1005         GATE(0, "hclk_sdioaudio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(34), 6, GFLAGS),
1006
1007         /* pclk_perilp1 gates */
1008         GATE(PCLK_UART0, "pclk_uart0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 0, GFLAGS),
1009         GATE(PCLK_UART1, "pclk_uart1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 1, GFLAGS),
1010         GATE(PCLK_UART2, "pclk_uart2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 2, GFLAGS),
1011         GATE(PCLK_UART3, "pclk_uart3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 3, GFLAGS),
1012         GATE(PCLK_I2C7, "pclk_rki2c7", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 5, GFLAGS),
1013         GATE(PCLK_I2C1, "pclk_rki2c1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 6, GFLAGS),
1014         GATE(PCLK_I2C5, "pclk_rki2c5", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 7, GFLAGS),
1015         GATE(PCLK_I2C6, "pclk_rki2c6", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 8, GFLAGS),
1016         GATE(PCLK_I2C2, "pclk_rki2c2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 9, GFLAGS),
1017         GATE(PCLK_I2C3, "pclk_rki2c3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 10, GFLAGS),
1018         GATE(PCLK_MAILBOX0, "pclk_mailbox0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 11, GFLAGS),
1019         GATE(PCLK_SARADC, "pclk_saradc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 12, GFLAGS),
1020         GATE(PCLK_TSADC, "pclk_tsadc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 13, GFLAGS),
1021         GATE(PCLK_EFUSE1024NS, "pclk_efuse1024ns", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 14, GFLAGS),
1022         GATE(PCLK_EFUSE1024S, "pclk_efuse1024s", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 15, GFLAGS),
1023         GATE(PCLK_SPI0, "pclk_spi0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 10, GFLAGS),
1024         GATE(PCLK_SPI1, "pclk_spi1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 11, GFLAGS),
1025         GATE(PCLK_SPI2, "pclk_spi2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 12, GFLAGS),
1026         GATE(PCLK_SPI4, "pclk_spi4", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 13, GFLAGS),
1027         GATE(PCLK_PERIHP_GRF, "pclk_perilp_sgrf", "pclk_perilp1", 0, RK3399_CLKGATE_CON(24), 13, GFLAGS),
1028         GATE(0, "pclk_perilp1_noc", "pclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 10, GFLAGS),
1029
1030         /* saradc */
1031         COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
1032                         RK3399_CLKSEL_CON(26), 8, 8, DFLAGS,
1033                         RK3399_CLKGATE_CON(9), 11, GFLAGS),
1034
1035         /* tsadc */
1036         COMPOSITE(SCLK_TSADC, "clk_tsadc", mux_pll_p, 0,
1037                         RK3399_CLKSEL_CON(27), 15, 1, MFLAGS, 0, 10, DFLAGS,
1038                         RK3399_CLKGATE_CON(9), 10, GFLAGS),
1039
1040         /* cif_testout */
1041         MUX(0, "clk_testout1_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1042                         RK3399_CLKSEL_CON(38), 6, 2, MFLAGS),
1043         COMPOSITE(0, "clk_testout1", mux_clk_testout1_p, 0,
1044                         RK3399_CLKSEL_CON(38), 5, 1, MFLAGS, 0, 5, DFLAGS,
1045                         RK3399_CLKGATE_CON(13), 14, GFLAGS),
1046
1047         MUX(0, "clk_testout2_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1048                         RK3399_CLKSEL_CON(38), 14, 2, MFLAGS),
1049         COMPOSITE(0, "clk_testout2", mux_clk_testout2_p, 0,
1050                         RK3399_CLKSEL_CON(38), 13, 1, MFLAGS, 8, 5, DFLAGS,
1051                         RK3399_CLKGATE_CON(13), 15, GFLAGS),
1052
1053         /* vio */
1054         COMPOSITE(ACLK_VIO, "aclk_vio", mux_pll_src_cpll_gpll_ppll_p, CLK_IGNORE_UNUSED,
1055                         RK3399_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
1056                         RK3399_CLKGATE_CON(11), 10, GFLAGS),
1057         COMPOSITE_NOMUX(PCLK_VIO, "pclk_vio", "aclk_vio", 0,
1058                         RK3399_CLKSEL_CON(43), 0, 5, DFLAGS,
1059                         RK3399_CLKGATE_CON(11), 1, GFLAGS),
1060
1061         GATE(ACLK_VIO_NOC, "aclk_vio_noc", "aclk_vio", CLK_IGNORE_UNUSED,
1062                         RK3399_CLKGATE_CON(29), 0, GFLAGS),
1063
1064         GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "pclk_vio", 0,
1065                         RK3399_CLKGATE_CON(29), 1, GFLAGS),
1066         GATE(PCLK_MIPI_DSI1, "pclk_mipi_dsi1", "pclk_vio", 0,
1067                         RK3399_CLKGATE_CON(29), 2, GFLAGS),
1068         GATE(PCLK_VIO_GRF, "pclk_vio_grf", "pclk_vio", CLK_IGNORE_UNUSED,
1069                         RK3399_CLKGATE_CON(29), 12, GFLAGS),
1070
1071         /* hdcp */
1072         COMPOSITE(ACLK_HDCP, "aclk_hdcp", mux_pll_src_cpll_gpll_ppll_p, 0,
1073                         RK3399_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS,
1074                         RK3399_CLKGATE_CON(11), 12, GFLAGS),
1075         COMPOSITE_NOMUX(HCLK_HDCP, "hclk_hdcp", "aclk_hdcp", 0,
1076                         RK3399_CLKSEL_CON(43), 5, 5, DFLAGS,
1077                         RK3399_CLKGATE_CON(11), 3, GFLAGS),
1078         COMPOSITE_NOMUX(PCLK_HDCP, "pclk_hdcp", "aclk_hdcp", 0,
1079                         RK3399_CLKSEL_CON(43), 10, 5, DFLAGS,
1080                         RK3399_CLKGATE_CON(11), 10, GFLAGS),
1081
1082         GATE(ACLK_HDCP_NOC, "aclk_hdcp_noc", "aclk_hdcp", CLK_IGNORE_UNUSED,
1083                         RK3399_CLKGATE_CON(29), 4, GFLAGS),
1084         GATE(ACLK_HDCP22, "aclk_hdcp22", "aclk_hdcp", 0,
1085                         RK3399_CLKGATE_CON(29), 10, GFLAGS),
1086
1087         GATE(HCLK_HDCP_NOC, "hclk_hdcp_noc", "hclk_hdcp", CLK_IGNORE_UNUSED,
1088                         RK3399_CLKGATE_CON(29), 5, GFLAGS),
1089         GATE(HCLK_HDCP22, "hclk_hdcp22", "hclk_hdcp", 0,
1090                         RK3399_CLKGATE_CON(29), 9, GFLAGS),
1091
1092         GATE(PCLK_HDCP_NOC, "pclk_hdcp_noc", "pclk_hdcp", CLK_IGNORE_UNUSED,
1093                         RK3399_CLKGATE_CON(29), 3, GFLAGS),
1094         GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "pclk_hdcp", 0,
1095                         RK3399_CLKGATE_CON(29), 6, GFLAGS),
1096         GATE(PCLK_DP_CTRL, "pclk_dp_ctrl", "pclk_hdcp", 0,
1097                         RK3399_CLKGATE_CON(29), 7, GFLAGS),
1098         GATE(PCLK_HDCP22, "pclk_hdcp22", "pclk_hdcp", 0,
1099                         RK3399_CLKGATE_CON(29), 8, GFLAGS),
1100         GATE(PCLK_GASKET, "pclk_gasket", "pclk_hdcp", 0,
1101                         RK3399_CLKGATE_CON(29), 11, GFLAGS),
1102
1103         /* edp */
1104         COMPOSITE(SCLK_DP_CORE, "clk_dp_core", mux_pll_src_npll_cpll_gpll_p, 0,
1105                         RK3399_CLKSEL_CON(46), 6, 2, MFLAGS, 0, 5, DFLAGS,
1106                         RK3399_CLKGATE_CON(11), 8, GFLAGS),
1107
1108         COMPOSITE(PCLK_EDP, "pclk_edp", mux_pll_src_cpll_gpll_p, 0,
1109                         RK3399_CLKSEL_CON(44), 15, 1, MFLAGS, 8, 5, DFLAGS,
1110                         RK3399_CLKGATE_CON(11), 11, GFLAGS),
1111         GATE(PCLK_EDP_NOC, "pclk_edp_noc", "pclk_edp", CLK_IGNORE_UNUSED,
1112                         RK3399_CLKGATE_CON(32), 12, GFLAGS),
1113         GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "pclk_edp", 0,
1114                         RK3399_CLKGATE_CON(32), 13, GFLAGS),
1115
1116         /* hdmi */
1117         GATE(SCLK_HDMI_SFR, "clk_hdmi_sfr", "xin24m", 0,
1118                         RK3399_CLKGATE_CON(11), 6, GFLAGS),
1119
1120         COMPOSITE(SCLK_HDMI_CEC, "clk_hdmi_cec", mux_pll_p, 0,
1121                         RK3399_CLKSEL_CON(45), 15, 1, MFLAGS, 0, 10, DFLAGS,
1122                         RK3399_CLKGATE_CON(11), 7, GFLAGS),
1123
1124         /* vop0 */
1125         COMPOSITE(ACLK_VOP0_PRE, "aclk_vop0_pre", mux_pll_src_dmyvpll_cpll_gpll_npll_p, 0,
1126                         RK3399_CLKSEL_CON(47), 6, 2, MFLAGS, 0, 5, DFLAGS,
1127                         RK3399_CLKGATE_CON(10), 8, GFLAGS),
1128         COMPOSITE_NOMUX(0, "hclk_vop0_pre", "aclk_vop0_pre", 0,
1129                         RK3399_CLKSEL_CON(47), 8, 5, DFLAGS,
1130                         RK3399_CLKGATE_CON(10), 9, GFLAGS),
1131
1132         GATE(ACLK_VOP0, "aclk_vop0", "aclk_vop0_pre", 0,
1133                         RK3399_CLKGATE_CON(28), 3, GFLAGS),
1134         GATE(ACLK_VOP0_NOC, "aclk_vop0_noc", "aclk_vop0_pre", CLK_IGNORE_UNUSED,
1135                         RK3399_CLKGATE_CON(28), 1, GFLAGS),
1136
1137         GATE(HCLK_VOP0, "hclk_vop0", "hclk_vop0_pre", 0,
1138                         RK3399_CLKGATE_CON(28), 2, GFLAGS),
1139         GATE(HCLK_VOP0_NOC, "hclk_vop0_noc", "hclk_vop0_pre", CLK_IGNORE_UNUSED,
1140                         RK3399_CLKGATE_CON(28), 0, GFLAGS),
1141
1142         COMPOSITE(DCLK_VOP0_DIV, "dclk_vop0_div", mux_pll_src_vpll_cpll_gpll_p, CLK_SET_RATE_PARENT,
1143                         RK3399_CLKSEL_CON(49), 8, 2, MFLAGS, 0, 8, DFLAGS,
1144                         RK3399_CLKGATE_CON(10), 12, GFLAGS),
1145
1146         /* The VOP0 is main screen, it is able to re-set parent rate. */
1147         COMPOSITE_FRACMUX_NOGATE(0, "dclk_vop0_frac", "dclk_vop0_div", CLK_SET_RATE_PARENT,
1148                         RK3399_CLKSEL_CON(106), 0,
1149                         &rk3399_dclk_vop0_fracmux),
1150
1151         COMPOSITE(SCLK_VOP0_PWM, "clk_vop0_pwm", mux_pll_src_dmyvpll_cpll_gpll_24m_p, 0,
1152                         RK3399_CLKSEL_CON(51), 6, 2, MFLAGS, 0, 5, DFLAGS,
1153                         RK3399_CLKGATE_CON(10), 14, GFLAGS),
1154
1155         /* vop1 */
1156         COMPOSITE(ACLK_VOP1_PRE, "aclk_vop1_pre", mux_pll_src_dmyvpll_cpll_gpll_npll_p, 0,
1157                         RK3399_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS,
1158                         RK3399_CLKGATE_CON(10), 10, GFLAGS),
1159         COMPOSITE_NOMUX(0, "hclk_vop1_pre", "aclk_vop1_pre", 0,
1160                         RK3399_CLKSEL_CON(48), 8, 5, DFLAGS,
1161                         RK3399_CLKGATE_CON(10), 11, GFLAGS),
1162
1163         GATE(ACLK_VOP1, "aclk_vop1", "aclk_vop1_pre", 0,
1164                         RK3399_CLKGATE_CON(28), 7, GFLAGS),
1165         GATE(ACLK_VOP1_NOC, "aclk_vop1_noc", "aclk_vop1_pre", CLK_IGNORE_UNUSED,
1166                         RK3399_CLKGATE_CON(28), 5, GFLAGS),
1167
1168         GATE(HCLK_VOP1, "hclk_vop1", "hclk_vop1_pre", 0,
1169                         RK3399_CLKGATE_CON(28), 6, GFLAGS),
1170         GATE(HCLK_VOP1_NOC, "hclk_vop1_noc", "hclk_vop1_pre", CLK_IGNORE_UNUSED,
1171                         RK3399_CLKGATE_CON(28), 4, GFLAGS),
1172
1173         /* The VOP1 is sub screen, it is note able to re-set parent rate. */
1174         COMPOSITE(DCLK_VOP1_DIV, "dclk_vop1_div", mux_pll_src_vpll_cpll_gpll_p, 0,
1175                         RK3399_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 8, DFLAGS,
1176                         RK3399_CLKGATE_CON(10), 13, GFLAGS),
1177
1178         COMPOSITE_FRACMUX_NOGATE(0, "dclk_vop1_frac", "dclk_vop1_div", CLK_SET_RATE_PARENT,
1179                         RK3399_CLKSEL_CON(107), 0,
1180                         &rk3399_dclk_vop1_fracmux),
1181
1182         COMPOSITE(SCLK_VOP1_PWM, "clk_vop1_pwm", mux_pll_src_dmyvpll_cpll_gpll_24m_p, 0,
1183                         RK3399_CLKSEL_CON(52), 6, 2, MFLAGS, 0, 5, DFLAGS,
1184                         RK3399_CLKGATE_CON(10), 15, GFLAGS),
1185
1186         /* isp */
1187         COMPOSITE(0, "aclk_isp0", mux_pll_src_cpll_gpll_ppll_p, 0,
1188                         RK3399_CLKSEL_CON(53), 6, 2, MFLAGS, 0, 5, DFLAGS,
1189                         RK3399_CLKGATE_CON(12), 8, GFLAGS),
1190         COMPOSITE_NOMUX(0, "hclk_isp0", "aclk_isp0", 0,
1191                         RK3399_CLKSEL_CON(53), 8, 5, DFLAGS,
1192                         RK3399_CLKGATE_CON(12), 9, GFLAGS),
1193
1194         GATE(ACLK_ISP0_NOC, "aclk_isp0_noc", "aclk_isp0", CLK_IGNORE_UNUSED,
1195                         RK3399_CLKGATE_CON(27), 1, GFLAGS),
1196         GATE(ACLK_ISP0_WRAPPER, "aclk_isp0_wrapper", "aclk_isp0", 0,
1197                         RK3399_CLKGATE_CON(27), 5, GFLAGS),
1198         GATE(HCLK_ISP1_WRAPPER, "hclk_isp1_wrapper", "aclk_isp0", 0,
1199                         RK3399_CLKGATE_CON(27), 7, GFLAGS),
1200
1201         GATE(HCLK_ISP0_NOC, "hclk_isp0_noc", "hclk_isp0", CLK_IGNORE_UNUSED,
1202                         RK3399_CLKGATE_CON(27), 0, GFLAGS),
1203         GATE(HCLK_ISP0_WRAPPER, "hclk_isp0_wrapper", "hclk_isp0", 0,
1204                         RK3399_CLKGATE_CON(27), 4, GFLAGS),
1205
1206         COMPOSITE(SCLK_ISP0, "clk_isp0", mux_pll_src_cpll_gpll_npll_p, 0,
1207                         RK3399_CLKSEL_CON(55), 6, 2, MFLAGS, 0, 5, DFLAGS,
1208                         RK3399_CLKGATE_CON(11), 4, GFLAGS),
1209
1210         COMPOSITE(ACLK_ISP1, "aclk_isp1", mux_pll_src_cpll_gpll_ppll_p, 0,
1211                         RK3399_CLKSEL_CON(54), 6, 2, MFLAGS, 0, 5, DFLAGS,
1212                         RK3399_CLKGATE_CON(12), 10, GFLAGS),
1213         COMPOSITE_NOMUX(0, "hclk_isp1", "aclk_isp1", 0,
1214                         RK3399_CLKSEL_CON(54), 8, 5, DFLAGS,
1215                         RK3399_CLKGATE_CON(12), 11, GFLAGS),
1216
1217         GATE(ACLK_ISP1_NOC, "aclk_isp1_noc", "aclk_isp1", CLK_IGNORE_UNUSED,
1218                         RK3399_CLKGATE_CON(27), 3, GFLAGS),
1219
1220         GATE(HCLK_ISP1_NOC, "hclk_isp1_noc", "hclk_isp1", CLK_IGNORE_UNUSED,
1221                         RK3399_CLKGATE_CON(27), 2, GFLAGS),
1222         GATE(ACLK_ISP1_WRAPPER, "aclk_isp1_wrapper", "hclk_isp1", 0,
1223                         RK3399_CLKGATE_CON(27), 8, GFLAGS),
1224
1225         COMPOSITE(SCLK_ISP1, "clk_isp1", mux_pll_src_cpll_gpll_npll_p, 0,
1226                         RK3399_CLKSEL_CON(55), 14, 2, MFLAGS, 8, 5, DFLAGS,
1227                         RK3399_CLKGATE_CON(11), 5, GFLAGS),
1228
1229         /*
1230          * We use pclkin_cifinv by default GRF_SOC_CON20[9] (GSC20_9) setting in system,
1231          * so we ignore the mux and make clocks nodes as following,
1232          *
1233          * pclkin_cifinv --|-------\
1234          *                 |GSC20_9|-- pclkin_cifmux -- |G27_6| -- pclkin_isp1_wrapper
1235          * pclkin_cif    --|-------/
1236          */
1237         GATE(PCLK_ISP1_WRAPPER, "pclkin_isp1_wrapper", "pclkin_cif", 0,
1238                         RK3399_CLKGATE_CON(27), 6, GFLAGS),
1239
1240         /* cif */
1241         COMPOSITE_NODIV(0, "clk_cifout_src", mux_pll_src_cpll_gpll_npll_p, 0,
1242                         RK3399_CLKSEL_CON(56), 6, 2, MFLAGS,
1243                         RK3399_CLKGATE_CON(10), 7, GFLAGS),
1244
1245         COMPOSITE_NOGATE(SCLK_CIF_OUT, "clk_cifout", mux_clk_cif_p, 0,
1246                          RK3399_CLKSEL_CON(56), 5, 1, MFLAGS, 0, 5, DFLAGS),
1247
1248         /* gic */
1249         COMPOSITE(ACLK_GIC_PRE, "aclk_gic_pre", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
1250                         RK3399_CLKSEL_CON(56), 15, 1, MFLAGS, 8, 5, DFLAGS,
1251                         RK3399_CLKGATE_CON(12), 12, GFLAGS),
1252
1253         GATE(ACLK_GIC, "aclk_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 0, GFLAGS),
1254         GATE(ACLK_GIC_NOC, "aclk_gic_noc", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 1, GFLAGS),
1255         GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_gic_adb400_core_l_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 2, GFLAGS),
1256         GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_gic_adb400_core_b_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 3, GFLAGS),
1257         GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_gic_adb400_gic_2_core_l", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 4, GFLAGS),
1258         GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_gic_adb400_gic_2_core_b", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 5, GFLAGS),
1259
1260         /* alive */
1261         /* pclk_alive_gpll_src is controlled by PMUGRF_SOC_CON0[6] */
1262         DIV(PCLK_ALIVE, "pclk_alive", "gpll", 0,
1263                         RK3399_CLKSEL_CON(57), 0, 5, DFLAGS),
1264
1265         GATE(PCLK_USBPHY_MUX_G, "pclk_usbphy_mux_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 4, GFLAGS),
1266         GATE(PCLK_UPHY0_TCPHY_G, "pclk_uphy0_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 5, GFLAGS),
1267         GATE(PCLK_UPHY0_TCPD_G, "pclk_uphy0_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 6, GFLAGS),
1268         GATE(PCLK_UPHY1_TCPHY_G, "pclk_uphy1_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 8, GFLAGS),
1269         GATE(PCLK_UPHY1_TCPD_G, "pclk_uphy1_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 9, GFLAGS),
1270
1271         GATE(PCLK_GRF, "pclk_grf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 1, GFLAGS),
1272         GATE(PCLK_INTR_ARB, "pclk_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 2, GFLAGS),
1273         GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 3, GFLAGS),
1274         GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 4, GFLAGS),
1275         GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 5, GFLAGS),
1276         GATE(PCLK_TIMER0, "pclk_timer0", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 6, GFLAGS),
1277         GATE(PCLK_TIMER1, "pclk_timer1", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 7, GFLAGS),
1278         GATE(PCLK_PMU_INTR_ARB, "pclk_pmu_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 9, GFLAGS),
1279         GATE(PCLK_SGRF, "pclk_sgrf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 10, GFLAGS),
1280
1281         GATE(SCLK_MIPIDPHY_REF, "clk_mipidphy_ref", "xin24m", 0, RK3399_CLKGATE_CON(11), 14, GFLAGS),
1282         GATE(SCLK_DPHY_PLL, "clk_dphy_pll", "clk_mipidphy_ref", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 0, GFLAGS),
1283
1284         GATE(SCLK_MIPIDPHY_CFG, "clk_mipidphy_cfg", "xin24m", 0, RK3399_CLKGATE_CON(11), 15, GFLAGS),
1285         GATE(SCLK_DPHY_TX0_CFG, "clk_dphy_tx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 1, GFLAGS),
1286         GATE(SCLK_DPHY_TX1RX1_CFG, "clk_dphy_tx1rx1_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 2, GFLAGS),
1287         GATE(SCLK_DPHY_RX0_CFG, "clk_dphy_rx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 3, GFLAGS),
1288
1289         /* testout */
1290         MUX(0, "clk_test_pre", mux_pll_src_cpll_gpll_p, CLK_SET_RATE_PARENT,
1291                         RK3399_CLKSEL_CON(58), 7, 1, MFLAGS),
1292         COMPOSITE_FRAC(0, "clk_test_frac", "clk_test_pre", CLK_SET_RATE_PARENT,
1293                         RK3399_CLKSEL_CON(105), 0,
1294                         RK3399_CLKGATE_CON(13), 9, GFLAGS),
1295
1296         DIV(0, "clk_test_24m", "xin24m", 0,
1297                         RK3399_CLKSEL_CON(57), 6, 10, DFLAGS),
1298
1299         /* spi */
1300         COMPOSITE(SCLK_SPI0, "clk_spi0", mux_pll_src_cpll_gpll_p, 0,
1301                         RK3399_CLKSEL_CON(59), 7, 1, MFLAGS, 0, 7, DFLAGS,
1302                         RK3399_CLKGATE_CON(9), 12, GFLAGS),
1303
1304         COMPOSITE(SCLK_SPI1, "clk_spi1", mux_pll_src_cpll_gpll_p, 0,
1305                         RK3399_CLKSEL_CON(59), 15, 1, MFLAGS, 8, 7, DFLAGS,
1306                         RK3399_CLKGATE_CON(9), 13, GFLAGS),
1307
1308         COMPOSITE(SCLK_SPI2, "clk_spi2", mux_pll_src_cpll_gpll_p, 0,
1309                         RK3399_CLKSEL_CON(60), 7, 1, MFLAGS, 0, 7, DFLAGS,
1310                         RK3399_CLKGATE_CON(9), 14, GFLAGS),
1311
1312         COMPOSITE(SCLK_SPI4, "clk_spi4", mux_pll_src_cpll_gpll_p, 0,
1313                         RK3399_CLKSEL_CON(60), 15, 1, MFLAGS, 8, 7, DFLAGS,
1314                         RK3399_CLKGATE_CON(9), 15, GFLAGS),
1315
1316         COMPOSITE(SCLK_SPI5, "clk_spi5", mux_pll_src_cpll_gpll_p, 0,
1317                         RK3399_CLKSEL_CON(58), 15, 1, MFLAGS, 8, 7, DFLAGS,
1318                         RK3399_CLKGATE_CON(13), 13, GFLAGS),
1319
1320         /* i2c */
1321         COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_pll_src_cpll_gpll_p, 0,
1322                         RK3399_CLKSEL_CON(61), 7, 1, MFLAGS, 0, 7, DFLAGS,
1323                         RK3399_CLKGATE_CON(10), 0, GFLAGS),
1324
1325         COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_pll_src_cpll_gpll_p, 0,
1326                         RK3399_CLKSEL_CON(62), 7, 1, MFLAGS, 0, 7, DFLAGS,
1327                         RK3399_CLKGATE_CON(10), 2, GFLAGS),
1328
1329         COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_pll_src_cpll_gpll_p, 0,
1330                         RK3399_CLKSEL_CON(63), 7, 1, MFLAGS, 0, 7, DFLAGS,
1331                         RK3399_CLKGATE_CON(10), 4, GFLAGS),
1332
1333         COMPOSITE(SCLK_I2C5, "clk_i2c5", mux_pll_src_cpll_gpll_p, 0,
1334                         RK3399_CLKSEL_CON(61), 15, 1, MFLAGS, 8, 7, DFLAGS,
1335                         RK3399_CLKGATE_CON(10), 1, GFLAGS),
1336
1337         COMPOSITE(SCLK_I2C6, "clk_i2c6", mux_pll_src_cpll_gpll_p, 0,
1338                         RK3399_CLKSEL_CON(62), 15, 1, MFLAGS, 8, 7, DFLAGS,
1339                         RK3399_CLKGATE_CON(10), 3, GFLAGS),
1340
1341         COMPOSITE(SCLK_I2C7, "clk_i2c7", mux_pll_src_cpll_gpll_p, 0,
1342                         RK3399_CLKSEL_CON(63), 15, 1, MFLAGS, 8, 7, DFLAGS,
1343                         RK3399_CLKGATE_CON(10), 5, GFLAGS),
1344
1345         /* timer */
1346         GATE(SCLK_TIMER00, "clk_timer00", "xin24m", 0, RK3399_CLKGATE_CON(26), 0, GFLAGS),
1347         GATE(SCLK_TIMER01, "clk_timer01", "xin24m", 0, RK3399_CLKGATE_CON(26), 1, GFLAGS),
1348         GATE(SCLK_TIMER02, "clk_timer02", "xin24m", 0, RK3399_CLKGATE_CON(26), 2, GFLAGS),
1349         GATE(SCLK_TIMER03, "clk_timer03", "xin24m", 0, RK3399_CLKGATE_CON(26), 3, GFLAGS),
1350         GATE(SCLK_TIMER04, "clk_timer04", "xin24m", 0, RK3399_CLKGATE_CON(26), 4, GFLAGS),
1351         GATE(SCLK_TIMER05, "clk_timer05", "xin24m", 0, RK3399_CLKGATE_CON(26), 5, GFLAGS),
1352         GATE(SCLK_TIMER06, "clk_timer06", "xin24m", 0, RK3399_CLKGATE_CON(26), 6, GFLAGS),
1353         GATE(SCLK_TIMER07, "clk_timer07", "xin24m", 0, RK3399_CLKGATE_CON(26), 7, GFLAGS),
1354         GATE(SCLK_TIMER08, "clk_timer08", "xin24m", 0, RK3399_CLKGATE_CON(26), 8, GFLAGS),
1355         GATE(SCLK_TIMER09, "clk_timer09", "xin24m", 0, RK3399_CLKGATE_CON(26), 9, GFLAGS),
1356         GATE(SCLK_TIMER10, "clk_timer10", "xin24m", 0, RK3399_CLKGATE_CON(26), 10, GFLAGS),
1357         GATE(SCLK_TIMER11, "clk_timer11", "xin24m", 0, RK3399_CLKGATE_CON(26), 11, GFLAGS),
1358
1359         /* clk_test */
1360         /* clk_test_pre is controlled by CRU_MISC_CON[3] */
1361         COMPOSITE_NOMUX(0, "clk_test", "clk_test_pre", CLK_IGNORE_UNUSED,
1362                         RK3368_CLKSEL_CON(58), 0, 5, DFLAGS,
1363                         RK3368_CLKGATE_CON(13), 11, GFLAGS),
1364 };
1365
1366 static struct rockchip_clk_branch rk3399_clk_pmu_branches[] __initdata = {
1367         /*
1368          * PMU CRU Clock-Architecture
1369          */
1370
1371         GATE(0, "fclk_cm0s_pmu_ppll_src", "ppll", 0,
1372                         RK3399_PMU_CLKGATE_CON(0), 1, GFLAGS),
1373
1374         COMPOSITE_NOGATE(FCLK_CM0S_SRC_PMU, "fclk_cm0s_src_pmu", mux_fclk_cm0s_pmu_ppll_p, 0,
1375                         RK3399_PMU_CLKSEL_CON(0), 15, 1, MFLAGS, 8, 5, DFLAGS),
1376
1377         COMPOSITE(SCLK_SPI3_PMU, "clk_spi3_pmu", mux_24m_ppll_p, 0,
1378                         RK3399_PMU_CLKSEL_CON(1), 7, 1, MFLAGS, 0, 7, DFLAGS,
1379                         RK3399_PMU_CLKGATE_CON(0), 2, GFLAGS),
1380
1381         COMPOSITE(0, "clk_wifi_div", mux_ppll_24m_p, CLK_IGNORE_UNUSED,
1382                         RK3399_PMU_CLKSEL_CON(1), 13, 1, MFLAGS, 8, 5, DFLAGS,
1383                         RK3399_PMU_CLKGATE_CON(0), 8, GFLAGS),
1384
1385         COMPOSITE_FRACMUX_NOGATE(0, "clk_wifi_frac", "clk_wifi_div", CLK_SET_RATE_PARENT,
1386                         RK3399_PMU_CLKSEL_CON(7), 0,
1387                         &rk3399_pmuclk_wifi_fracmux),
1388
1389         MUX(0, "clk_timer_src_pmu", mux_pll_p, CLK_IGNORE_UNUSED,
1390                         RK3399_PMU_CLKSEL_CON(1), 15, 1, MFLAGS),
1391
1392         COMPOSITE_NOMUX(SCLK_I2C0_PMU, "clk_i2c0_pmu", "ppll", 0,
1393                         RK3399_PMU_CLKSEL_CON(2), 0, 7, DFLAGS,
1394                         RK3399_PMU_CLKGATE_CON(0), 9, GFLAGS),
1395
1396         COMPOSITE_NOMUX(SCLK_I2C4_PMU, "clk_i2c4_pmu", "ppll", 0,
1397                         RK3399_PMU_CLKSEL_CON(3), 0, 7, DFLAGS,
1398                         RK3399_PMU_CLKGATE_CON(0), 10, GFLAGS),
1399
1400         COMPOSITE_NOMUX(SCLK_I2C8_PMU, "clk_i2c8_pmu", "ppll", 0,
1401                         RK3399_PMU_CLKSEL_CON(2), 8, 7, DFLAGS,
1402                         RK3399_PMU_CLKGATE_CON(0), 11, GFLAGS),
1403
1404         DIV(0, "clk_32k_suspend_pmu", "xin24m", CLK_IGNORE_UNUSED,
1405                         RK3399_PMU_CLKSEL_CON(4), 0, 10, DFLAGS),
1406         MUX(0, "clk_testout_2io", mux_clk_testout2_2io_p, CLK_IGNORE_UNUSED,
1407                         RK3399_PMU_CLKSEL_CON(4), 15, 1, MFLAGS),
1408
1409         COMPOSITE(0, "clk_uart4_div", mux_24m_ppll_p, 0,
1410                         RK3399_PMU_CLKSEL_CON(5), 10, 1, MFLAGS, 0, 7, DFLAGS,
1411                         RK3399_PMU_CLKGATE_CON(0), 5, GFLAGS),
1412
1413         COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_div", CLK_SET_RATE_PARENT,
1414                         RK3399_PMU_CLKSEL_CON(6), 0,
1415                         RK3399_PMU_CLKGATE_CON(0), 6, GFLAGS,
1416                         &rk3399_uart4_pmu_fracmux),
1417
1418         DIV(PCLK_SRC_PMU, "pclk_pmu_src", "ppll", CLK_IGNORE_UNUSED,
1419                         RK3399_PMU_CLKSEL_CON(0), 0, 5, DFLAGS),
1420
1421         /* pmu clock gates */
1422         GATE(SCLK_TIMER12_PMU, "clk_timer0_pmu", "clk_timer_src_pmu", 0, RK3399_PMU_CLKGATE_CON(0), 3, GFLAGS),
1423         GATE(SCLK_TIMER13_PMU, "clk_timer1_pmu", "clk_timer_src_pmu", 0, RK3399_PMU_CLKGATE_CON(0), 4, GFLAGS),
1424
1425         GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(0), 7, GFLAGS),
1426
1427         GATE(PCLK_PMU, "pclk_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 0, GFLAGS),
1428         GATE(PCLK_PMUGRF_PMU, "pclk_pmugrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 1, GFLAGS),
1429         GATE(PCLK_INTMEM1_PMU, "pclk_intmem1_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 2, GFLAGS),
1430         GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 3, GFLAGS),
1431         GATE(PCLK_GPIO1_PMU, "pclk_gpio1_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 4, GFLAGS),
1432         GATE(PCLK_SGRF_PMU, "pclk_sgrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 5, GFLAGS),
1433         GATE(PCLK_NOC_PMU, "pclk_noc_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 6, GFLAGS),
1434         GATE(PCLK_I2C0_PMU, "pclk_i2c0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 7, GFLAGS),
1435         GATE(PCLK_I2C4_PMU, "pclk_i2c4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 8, GFLAGS),
1436         GATE(PCLK_I2C8_PMU, "pclk_i2c8_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 9, GFLAGS),
1437         GATE(PCLK_RKPWM_PMU, "pclk_rkpwm_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 10, GFLAGS),
1438         GATE(PCLK_SPI3_PMU, "pclk_spi3_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 11, GFLAGS),
1439         GATE(PCLK_TIMER_PMU, "pclk_timer_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 12, GFLAGS),
1440         GATE(PCLK_MAILBOX_PMU, "pclk_mailbox_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 13, GFLAGS),
1441         GATE(PCLK_UART4_PMU, "pclk_uart4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 14, GFLAGS),
1442         GATE(PCLK_WDT_M0_PMU, "pclk_wdt_m0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 15, GFLAGS),
1443
1444         GATE(FCLK_CM0S_PMU, "fclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 0, GFLAGS),
1445         GATE(SCLK_CM0S_PMU, "sclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 1, GFLAGS),
1446         GATE(HCLK_CM0S_PMU, "hclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 2, GFLAGS),
1447         GATE(DCLK_CM0S_PMU, "dclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 3, GFLAGS),
1448         GATE(HCLK_NOC_PMU, "hclk_noc_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 5, GFLAGS),
1449 };
1450
1451 static const char *const rk3399_cru_critical_clocks[] __initconst = {
1452         /*
1453          * We need to declare that we enable all NOCs which are critical clocks
1454          * always and clearly and explicitly show that we have enabled them at
1455          * clk_summary.
1456          */
1457         "aclk_usb3_noc",
1458         "aclk_gmac_noc",
1459         "pclk_gmac_noc",
1460         "pclk_center_main_noc",
1461         "aclk_cci_noc0",
1462         "aclk_cci_noc1",
1463         "clk_dbg_noc",
1464         "hclk_vcodec_noc",
1465         "aclk_vcodec_noc",
1466         "hclk_vdu_noc",
1467         "aclk_vdu_noc",
1468         "hclk_iep_noc",
1469         "aclk_iep_noc",
1470         "hclk_rga_noc",
1471         "aclk_rga_noc",
1472         "aclk_center_main_noc",
1473         "aclk_center_peri_noc",
1474         "aclk_perihp_noc",
1475         "hclk_perihp_noc",
1476         "pclk_perihp_noc",
1477         "hclk_sdmmc_noc",
1478         "aclk_emmc_noc",
1479         "aclk_perilp0_noc",
1480         "hclk_perilp0_noc",
1481         "hclk_m0_perilp_noc",
1482         "hclk_perilp1_noc",
1483         "hclk_sdio_noc",
1484         "hclk_sdioaudio_noc",
1485         "pclk_perilp1_noc",
1486         "aclk_vio_noc",
1487         "aclk_hdcp_noc",
1488         "hclk_hdcp_noc",
1489         "pclk_hdcp_noc",
1490         "pclk_edp_noc",
1491         "aclk_vop0_noc",
1492         "hclk_vop0_noc",
1493         "aclk_vop1_noc",
1494         "hclk_vop1_noc",
1495         "aclk_isp0_noc",
1496         "hclk_isp0_noc",
1497         "aclk_isp1_noc",
1498         "hclk_isp1_noc",
1499         "aclk_gic_noc",
1500
1501         /* other critical clocks */
1502         "pclk_perilp0",
1503         "pclk_perilp0",
1504         "hclk_perilp0",
1505         "pclk_perilp1",
1506         "pclk_perihp",
1507         "hclk_perihp",
1508         "aclk_perihp",
1509         "aclk_perilp0",
1510         "hclk_perilp1",
1511         "aclk_dmac1_perilp",
1512         "gpll_aclk_perilp0_src",
1513         "gpll_aclk_perihp_src",
1514 };
1515
1516 static const char *const rk3399_pmucru_critical_clocks[] __initconst = {
1517         /*
1518          * We need to declare that we enable all NOCs which are critical clocks
1519          * always and clearly and explicitly show that we have enabled them at
1520          * clk_summary.
1521          */
1522         "pclk_noc_pmu",
1523         "hclk_noc_pmu",
1524
1525         /* other critical clocks */
1526         "ppll",
1527         "pclk_pmu_src",
1528         "fclk_cm0s_src_pmu",
1529         "clk_timer_src_pmu",
1530         "pclk_rkpwm_pmu",
1531 };
1532
1533 static void __init rk3399_clk_init(struct device_node *np)
1534 {
1535         struct rockchip_clk_provider *ctx;
1536         void __iomem *reg_base;
1537
1538         reg_base = of_iomap(np, 0);
1539         if (!reg_base) {
1540                 pr_err("%s: could not map cru region\n", __func__);
1541                 return;
1542         }
1543
1544         ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
1545         if (IS_ERR(ctx)) {
1546                 pr_err("%s: rockchip clk init failed\n", __func__);
1547                 return;
1548         }
1549
1550         rockchip_clk_register_plls(ctx, rk3399_pll_clks,
1551                                    ARRAY_SIZE(rk3399_pll_clks), -1);
1552
1553         rockchip_clk_register_branches(ctx, rk3399_clk_branches,
1554                                   ARRAY_SIZE(rk3399_clk_branches));
1555
1556         rockchip_clk_protect_critical(rk3399_cru_critical_clocks,
1557                                       ARRAY_SIZE(rk3399_cru_critical_clocks));
1558
1559         rockchip_clk_register_armclk(ctx, ARMCLKL, "armclkl",
1560                         mux_armclkl_p, ARRAY_SIZE(mux_armclkl_p),
1561                         &rk3399_cpuclkl_data, rk3399_cpuclkl_rates,
1562                         ARRAY_SIZE(rk3399_cpuclkl_rates));
1563
1564         rockchip_clk_register_armclk(ctx, ARMCLKB, "armclkb",
1565                         mux_armclkb_p, ARRAY_SIZE(mux_armclkb_p),
1566                         &rk3399_cpuclkb_data, rk3399_cpuclkb_rates,
1567                         ARRAY_SIZE(rk3399_cpuclkb_rates));
1568
1569         rockchip_register_softrst(np, 21, reg_base + RK3399_SOFTRST_CON(0),
1570                                   ROCKCHIP_SOFTRST_HIWORD_MASK);
1571
1572         rockchip_register_restart_notifier(ctx, RK3399_GLB_SRST_FST, NULL);
1573
1574         rockchip_clk_of_add_provider(np, ctx);
1575 }
1576 CLK_OF_DECLARE(rk3399_cru, "rockchip,rk3399-cru", rk3399_clk_init);
1577
1578 static void __init rk3399_pmu_clk_init(struct device_node *np)
1579 {
1580         struct rockchip_clk_provider *ctx;
1581         void __iomem *reg_base;
1582
1583         reg_base = of_iomap(np, 0);
1584         if (!reg_base) {
1585                 pr_err("%s: could not map cru pmu region\n", __func__);
1586                 return;
1587         }
1588
1589         ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
1590         if (IS_ERR(ctx)) {
1591                 pr_err("%s: rockchip pmu clk init failed\n", __func__);
1592                 return;
1593         }
1594
1595         rockchip_clk_register_plls(ctx, rk3399_pmu_pll_clks,
1596                                    ARRAY_SIZE(rk3399_pmu_pll_clks), -1);
1597
1598         rockchip_clk_register_branches(ctx, rk3399_clk_pmu_branches,
1599                                   ARRAY_SIZE(rk3399_clk_pmu_branches));
1600
1601         rockchip_clk_protect_critical(rk3399_pmucru_critical_clocks,
1602                                       ARRAY_SIZE(rk3399_pmucru_critical_clocks));
1603
1604         rockchip_register_softrst(np, 2, reg_base + RK3399_PMU_SOFTRST_CON(0),
1605                                   ROCKCHIP_SOFTRST_HIWORD_MASK);
1606
1607         rockchip_clk_of_add_provider(np, ctx);
1608 }
1609 CLK_OF_DECLARE(rk3399_cru_pmu, "rockchip,rk3399-pmucru", rk3399_pmu_clk_init);