powerpc/mpc85xx: Update clock nodes in device tree
[firefly-linux-kernel-4.4.55.git] / arch / powerpc / boot / dts / fsl / p4080si-pre.dtsi
1 /*
2  * P4080/P4040 Silicon/SoC Device Tree Source (pre include)
3  *
4  * Copyright 2011 Freescale Semiconductor Inc.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions are met:
8  *     * Redistributions of source code must retain the above copyright
9  *       notice, this list of conditions and the following disclaimer.
10  *     * Redistributions in binary form must reproduce the above copyright
11  *       notice, this list of conditions and the following disclaimer in the
12  *       documentation and/or other materials provided with the distribution.
13  *     * Neither the name of Freescale Semiconductor nor the
14  *       names of its contributors may be used to endorse or promote products
15  *       derived from this software without specific prior written permission.
16  *
17  *
18  * ALTERNATIVELY, this software may be distributed under the terms of the
19  * GNU General Public License ("GPL") as published by the Free Software
20  * Foundation, either version 2 of that License or (at your option) any
21  * later version.
22  *
23  * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26  * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33  */
34
35 /dts-v1/;
36
37 /include/ "e500mc_power_isa.dtsi"
38
39 / {
40         compatible = "fsl,P4080";
41         #address-cells = <2>;
42         #size-cells = <2>;
43         interrupt-parent = <&mpic>;
44
45         aliases {
46                 ccsr = &soc;
47                 dcsr = &dcsr;
48
49                 serial0 = &serial0;
50                 serial1 = &serial1;
51                 serial2 = &serial2;
52                 serial3 = &serial3;
53                 pci0 = &pci0;
54                 pci1 = &pci1;
55                 pci2 = &pci2;
56                 usb0 = &usb0;
57                 usb1 = &usb1;
58                 dma0 = &dma0;
59                 dma1 = &dma1;
60                 sdhc = &sdhc;
61                 msi0 = &msi0;
62                 msi1 = &msi1;
63                 msi2 = &msi2;
64
65                 crypto = &crypto;
66                 sec_jr0 = &sec_jr0;
67                 sec_jr1 = &sec_jr1;
68                 sec_jr2 = &sec_jr2;
69                 sec_jr3 = &sec_jr3;
70                 rtic_a = &rtic_a;
71                 rtic_b = &rtic_b;
72                 rtic_c = &rtic_c;
73                 rtic_d = &rtic_d;
74                 sec_mon = &sec_mon;
75         };
76
77         cpus {
78                 #address-cells = <1>;
79                 #size-cells = <0>;
80
81                 cpu0: PowerPC,e500mc@0 {
82                         device_type = "cpu";
83                         reg = <0>;
84                         clocks = <&mux0>;
85                         next-level-cache = <&L2_0>;
86                         L2_0: l2-cache {
87                                 next-level-cache = <&cpc>;
88                         };
89                 };
90                 cpu1: PowerPC,e500mc@1 {
91                         device_type = "cpu";
92                         reg = <1>;
93                         clocks = <&mux1>;
94                         next-level-cache = <&L2_1>;
95                         L2_1: l2-cache {
96                                 next-level-cache = <&cpc>;
97                         };
98                 };
99                 cpu2: PowerPC,e500mc@2 {
100                         device_type = "cpu";
101                         reg = <2>;
102                         clocks = <&mux2>;
103                         next-level-cache = <&L2_2>;
104                         L2_2: l2-cache {
105                                 next-level-cache = <&cpc>;
106                         };
107                 };
108                 cpu3: PowerPC,e500mc@3 {
109                         device_type = "cpu";
110                         reg = <3>;
111                         clocks = <&mux3>;
112                         next-level-cache = <&L2_3>;
113                         L2_3: l2-cache {
114                                 next-level-cache = <&cpc>;
115                         };
116                 };
117                 cpu4: PowerPC,e500mc@4 {
118                         device_type = "cpu";
119                         reg = <4>;
120                         clocks = <&mux4>;
121                         next-level-cache = <&L2_4>;
122                         L2_4: l2-cache {
123                                 next-level-cache = <&cpc>;
124                         };
125                 };
126                 cpu5: PowerPC,e500mc@5 {
127                         device_type = "cpu";
128                         reg = <5>;
129                         clocks = <&mux5>;
130                         next-level-cache = <&L2_5>;
131                         L2_5: l2-cache {
132                                 next-level-cache = <&cpc>;
133                         };
134                 };
135                 cpu6: PowerPC,e500mc@6 {
136                         device_type = "cpu";
137                         reg = <6>;
138                         clocks = <&mux6>;
139                         next-level-cache = <&L2_6>;
140                         L2_6: l2-cache {
141                                 next-level-cache = <&cpc>;
142                         };
143                 };
144                 cpu7: PowerPC,e500mc@7 {
145                         device_type = "cpu";
146                         reg = <7>;
147                         clocks = <&mux7>;
148                         next-level-cache = <&L2_7>;
149                         L2_7: l2-cache {
150                                 next-level-cache = <&cpc>;
151                         };
152                 };
153         };
154 };