Merge tag 'lsk-v3.10-15.04-android'
[firefly-linux-kernel-4.4.55.git] / arch / arm / boot / dts / rtsm_ve-cortex_a15x2.dts
1 /*
2  * ARM Ltd. Fast Models
3  *
4  * Versatile Express (VE) system model
5  * ARMCortexA15x2CT
6  *
7  * RTSM_VE_Cortex_A15x2.lisa
8  */
9
10 /dts-v1/;
11
12 / {
13         model = "RTSM_VE_CortexA15x2";
14         arm,vexpress,site = <0xf>;
15         compatible = "arm,rtsm_ve,cortex_a15x2", "arm,vexpress";
16         interrupt-parent = <&gic>;
17         #address-cells = <2>;
18         #size-cells = <2>;
19
20         chosen { };
21
22         aliases {
23                 serial0 = &v2m_serial0;
24                 serial1 = &v2m_serial1;
25                 serial2 = &v2m_serial2;
26                 serial3 = &v2m_serial3;
27         };
28
29         cpus {
30                 #address-cells = <1>;
31                 #size-cells = <0>;
32
33                 cpu@0 {
34                         device_type = "cpu";
35                         compatible = "arm,cortex-a15";
36                         reg = <0>;
37                 };
38
39                 cpu@1 {
40                         device_type = "cpu";
41                         compatible = "arm,cortex-a15";
42                         reg = <1>;
43                 };
44         };
45
46         memory@80000000 {
47                 device_type = "memory";
48                 reg = <0 0x80000000 0 0x80000000>;
49         };
50
51         gic: interrupt-controller@2c001000 {
52                 compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
53                 #interrupt-cells = <3>;
54                 #address-cells = <0>;
55                 interrupt-controller;
56                 reg = <0 0x2c001000 0 0x1000>,
57                       <0 0x2c002000 0 0x1000>,
58                       <0 0x2c004000 0 0x2000>,
59                       <0 0x2c006000 0 0x2000>;
60                 interrupts = <1 9 0xf04>;
61         };
62
63         timer {
64                 compatible = "arm,armv7-timer";
65                 interrupts = <1 13 0xf08>,
66                              <1 14 0xf08>,
67                              <1 11 0xf08>,
68                              <1 10 0xf08>;
69         };
70
71         dcc {
72                 compatible = "arm,vexpress,config-bus";
73                 arm,vexpress,config-bridge = <&v2m_sysreg>;
74
75                 osc@0 {
76                         /* ACLK clock to the AXI master port on the test chip */
77                         compatible = "arm,vexpress-osc";
78                         arm,vexpress-sysreg,func = <1 0>;
79                         freq-range = <30000000 50000000>;
80                         #clock-cells = <0>;
81                         clock-output-names = "extsaxiclk";
82                 };
83
84                 oscclk1: osc@1 {
85                         /* Reference clock for the CLCD */
86                         compatible = "arm,vexpress-osc";
87                         arm,vexpress-sysreg,func = <1 1>;
88                         freq-range = <10000000 80000000>;
89                         #clock-cells = <0>;
90                         clock-output-names = "clcdclk";
91                 };
92
93                 smbclk: oscclk2: osc@2 {
94                         /* Reference clock for the test chip internal PLLs */
95                         compatible = "arm,vexpress-osc";
96                         arm,vexpress-sysreg,func = <1 2>;
97                         freq-range = <33000000 100000000>;
98                         #clock-cells = <0>;
99                         clock-output-names = "tcrefclk";
100                 };
101         };
102
103         smb {
104                 compatible = "simple-bus";
105
106                 #address-cells = <2>;
107                 #size-cells = <1>;
108                 ranges = <0 0 0 0x08000000 0x04000000>,
109                          <1 0 0 0x14000000 0x04000000>,
110                          <2 0 0 0x18000000 0x04000000>,
111                          <3 0 0 0x1c000000 0x04000000>,
112                          <4 0 0 0x0c000000 0x04000000>,
113                          <5 0 0 0x10000000 0x04000000>;
114
115                 #interrupt-cells = <1>;
116                 interrupt-map-mask = <0 0 63>;
117                 interrupt-map = <0 0  0 &gic 0  0 4>,
118                                 <0 0  1 &gic 0  1 4>,
119                                 <0 0  2 &gic 0  2 4>,
120                                 <0 0  3 &gic 0  3 4>,
121                                 <0 0  4 &gic 0  4 4>,
122                                 <0 0  5 &gic 0  5 4>,
123                                 <0 0  6 &gic 0  6 4>,
124                                 <0 0  7 &gic 0  7 4>,
125                                 <0 0  8 &gic 0  8 4>,
126                                 <0 0  9 &gic 0  9 4>,
127                                 <0 0 10 &gic 0 10 4>,
128                                 <0 0 11 &gic 0 11 4>,
129                                 <0 0 12 &gic 0 12 4>,
130                                 <0 0 13 &gic 0 13 4>,
131                                 <0 0 14 &gic 0 14 4>,
132                                 <0 0 15 &gic 0 15 4>,
133                                 <0 0 16 &gic 0 16 4>,
134                                 <0 0 17 &gic 0 17 4>,
135                                 <0 0 18 &gic 0 18 4>,
136                                 <0 0 19 &gic 0 19 4>,
137                                 <0 0 20 &gic 0 20 4>,
138                                 <0 0 21 &gic 0 21 4>,
139                                 <0 0 22 &gic 0 22 4>,
140                                 <0 0 23 &gic 0 23 4>,
141                                 <0 0 24 &gic 0 24 4>,
142                                 <0 0 25 &gic 0 25 4>,
143                                 <0 0 26 &gic 0 26 4>,
144                                 <0 0 27 &gic 0 27 4>,
145                                 <0 0 28 &gic 0 28 4>,
146                                 <0 0 29 &gic 0 29 4>,
147                                 <0 0 30 &gic 0 30 4>,
148                                 <0 0 31 &gic 0 31 4>,
149                                 <0 0 32 &gic 0 32 4>,
150                                 <0 0 33 &gic 0 33 4>,
151                                 <0 0 34 &gic 0 34 4>,
152                                 <0 0 35 &gic 0 35 4>,
153                                 <0 0 36 &gic 0 36 4>,
154                                 <0 0 37 &gic 0 37 4>,
155                                 <0 0 38 &gic 0 38 4>,
156                                 <0 0 39 &gic 0 39 4>,
157                                 <0 0 40 &gic 0 40 4>,
158                                 <0 0 41 &gic 0 41 4>,
159                                 <0 0 42 &gic 0 42 4>;
160
161                 /include/ "rtsm_ve-motherboard.dtsi"
162         };
163 };
164
165 /include/ "clcd-panels.dtsi"