3 * Copyright 2013 Freescale Semiconductor, Inc.
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
11 #include <dt-bindings/interrupt-controller/irq.h>
12 #include "imx6q-pinfunc.h"
13 #include "imx6qdl.dtsi"
25 compatible = "arm,cortex-a9";
28 next-level-cache = <&L2>;
37 fsl,soc-operating-points = <
38 /* ARM kHz SOC-PU uV */
45 clock-latency = <61036>; /* two CLK32 periods */
46 clocks = <&clks IMX6QDL_CLK_ARM>,
47 <&clks IMX6QDL_CLK_PLL2_PFD2_396M>,
48 <&clks IMX6QDL_CLK_STEP>,
49 <&clks IMX6QDL_CLK_PLL1_SW>,
50 <&clks IMX6QDL_CLK_PLL1_SYS>;
51 clock-names = "arm", "pll2_pfd2_396m", "step",
52 "pll1_sw", "pll1_sys";
53 arm-supply = <®_arm>;
54 pu-supply = <®_pu>;
55 soc-supply = <®_soc>;
59 compatible = "arm,cortex-a9";
62 next-level-cache = <&L2>;
66 compatible = "arm,cortex-a9";
69 next-level-cache = <&L2>;
73 compatible = "arm,cortex-a9";
76 next-level-cache = <&L2>;
81 ocram: sram@00900000 {
82 compatible = "mmio-sram";
83 reg = <0x00900000 0x40000>;
84 clocks = <&clks IMX6QDL_CLK_OCRAM>;
87 aips-bus@02000000 { /* AIPS1 */
89 ecspi5: ecspi@02018000 {
92 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
93 reg = <0x02018000 0x4000>;
94 interrupts = <0 35 IRQ_TYPE_LEVEL_HIGH>;
95 clocks = <&clks IMX6Q_CLK_ECSPI5>,
96 <&clks IMX6Q_CLK_ECSPI5>;
97 clock-names = "ipg", "per";
98 dmas = <&sdma 11 7 1>, <&sdma 12 7 2>;
99 dma-names = "rx", "tx";
104 iomuxc: iomuxc@020e0000 {
105 compatible = "fsl,imx6q-iomuxc";
108 pinctrl_ipu2_1: ipu2grp-1 {
110 MX6QDL_PAD_DI0_DISP_CLK__IPU2_DI0_DISP_CLK 0x10
111 MX6QDL_PAD_DI0_PIN15__IPU2_DI0_PIN15 0x10
112 MX6QDL_PAD_DI0_PIN2__IPU2_DI0_PIN02 0x10
113 MX6QDL_PAD_DI0_PIN3__IPU2_DI0_PIN03 0x10
114 MX6QDL_PAD_DI0_PIN4__IPU2_DI0_PIN04 0x80000000
115 MX6QDL_PAD_DISP0_DAT0__IPU2_DISP0_DATA00 0x10
116 MX6QDL_PAD_DISP0_DAT1__IPU2_DISP0_DATA01 0x10
117 MX6QDL_PAD_DISP0_DAT2__IPU2_DISP0_DATA02 0x10
118 MX6QDL_PAD_DISP0_DAT3__IPU2_DISP0_DATA03 0x10
119 MX6QDL_PAD_DISP0_DAT4__IPU2_DISP0_DATA04 0x10
120 MX6QDL_PAD_DISP0_DAT5__IPU2_DISP0_DATA05 0x10
121 MX6QDL_PAD_DISP0_DAT6__IPU2_DISP0_DATA06 0x10
122 MX6QDL_PAD_DISP0_DAT7__IPU2_DISP0_DATA07 0x10
123 MX6QDL_PAD_DISP0_DAT8__IPU2_DISP0_DATA08 0x10
124 MX6QDL_PAD_DISP0_DAT9__IPU2_DISP0_DATA09 0x10
125 MX6QDL_PAD_DISP0_DAT10__IPU2_DISP0_DATA10 0x10
126 MX6QDL_PAD_DISP0_DAT11__IPU2_DISP0_DATA11 0x10
127 MX6QDL_PAD_DISP0_DAT12__IPU2_DISP0_DATA12 0x10
128 MX6QDL_PAD_DISP0_DAT13__IPU2_DISP0_DATA13 0x10
129 MX6QDL_PAD_DISP0_DAT14__IPU2_DISP0_DATA14 0x10
130 MX6QDL_PAD_DISP0_DAT15__IPU2_DISP0_DATA15 0x10
131 MX6QDL_PAD_DISP0_DAT16__IPU2_DISP0_DATA16 0x10
132 MX6QDL_PAD_DISP0_DAT17__IPU2_DISP0_DATA17 0x10
133 MX6QDL_PAD_DISP0_DAT18__IPU2_DISP0_DATA18 0x10
134 MX6QDL_PAD_DISP0_DAT19__IPU2_DISP0_DATA19 0x10
135 MX6QDL_PAD_DISP0_DAT20__IPU2_DISP0_DATA20 0x10
136 MX6QDL_PAD_DISP0_DAT21__IPU2_DISP0_DATA21 0x10
137 MX6QDL_PAD_DISP0_DAT22__IPU2_DISP0_DATA22 0x10
138 MX6QDL_PAD_DISP0_DAT23__IPU2_DISP0_DATA23 0x10
145 sata: sata@02200000 {
146 compatible = "fsl,imx6q-ahci";
147 reg = <0x02200000 0x4000>;
148 interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>;
149 clocks = <&clks IMX6QDL_CLK_SATA>,
150 <&clks IMX6QDL_CLK_SATA_REF_100M>,
151 <&clks IMX6QDL_CLK_AHB>;
152 clock-names = "sata", "sata_ref", "ahb";
157 #address-cells = <1>;
159 compatible = "fsl,imx6q-ipu";
160 reg = <0x02800000 0x400000>;
161 interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>,
162 <0 7 IRQ_TYPE_LEVEL_HIGH>;
163 clocks = <&clks IMX6QDL_CLK_IPU2>,
164 <&clks IMX6QDL_CLK_IPU2_DI0>,
165 <&clks IMX6QDL_CLK_IPU2_DI1>;
166 clock-names = "bus", "di0", "di1";
178 #address-cells = <1>;
182 ipu2_di0_disp0: endpoint@0 {
185 ipu2_di0_hdmi: endpoint@1 {
186 remote-endpoint = <&hdmi_mux_2>;
189 ipu2_di0_mipi: endpoint@2 {
192 ipu2_di0_lvds0: endpoint@3 {
193 remote-endpoint = <&lvds0_mux_2>;
196 ipu2_di0_lvds1: endpoint@4 {
197 remote-endpoint = <&lvds1_mux_2>;
202 #address-cells = <1>;
206 ipu2_di1_hdmi: endpoint@1 {
207 remote-endpoint = <&hdmi_mux_3>;
210 ipu2_di1_mipi: endpoint@2 {
213 ipu2_di1_lvds0: endpoint@3 {
214 remote-endpoint = <&lvds0_mux_3>;
217 ipu2_di1_lvds1: endpoint@4 {
218 remote-endpoint = <&lvds1_mux_3>;
225 compatible = "fsl,imx-display-subsystem";
226 ports = <&ipu1_di0>, <&ipu1_di1>, <&ipu2_di0>, <&ipu2_di1>;
231 compatible = "fsl,imx6q-hdmi";
236 hdmi_mux_2: endpoint {
237 remote-endpoint = <&ipu2_di0_hdmi>;
244 hdmi_mux_3: endpoint {
245 remote-endpoint = <&ipu2_di1_hdmi>;
251 clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, <&clks IMX6QDL_CLK_LDB_DI1_SEL>,
252 <&clks IMX6QDL_CLK_IPU1_DI0_SEL>, <&clks IMX6QDL_CLK_IPU1_DI1_SEL>,
253 <&clks IMX6QDL_CLK_IPU2_DI0_SEL>, <&clks IMX6QDL_CLK_IPU2_DI1_SEL>,
254 <&clks IMX6QDL_CLK_LDB_DI0>, <&clks IMX6QDL_CLK_LDB_DI1>;
255 clock-names = "di0_pll", "di1_pll",
256 "di0_sel", "di1_sel", "di2_sel", "di3_sel",
263 lvds0_mux_2: endpoint {
264 remote-endpoint = <&ipu2_di0_lvds0>;
271 lvds0_mux_3: endpoint {
272 remote-endpoint = <&ipu2_di1_lvds0>;
281 lvds1_mux_2: endpoint {
282 remote-endpoint = <&ipu2_di0_lvds1>;
289 lvds1_mux_3: endpoint {
290 remote-endpoint = <&ipu2_di1_lvds1>;
301 mipi_mux_2: endpoint {
302 remote-endpoint = <&ipu2_di0_mipi>;
309 mipi_mux_3: endpoint {
310 remote-endpoint = <&ipu2_di1_mipi>;
317 compatible = "fsl,imx6q-vpu", "cnm,coda960";