Merge tag 'bcm2835-for-3.15-dt' of git://git.kernel.org/pub/scm/linux/kernel/git...
[firefly-linux-kernel-4.4.55.git] / arch / arm / boot / dts / am43x-epos-evm.dts
1 /*
2  * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
3  *
4  * This program is free software; you can redistribute it and/or modify
5  * it under the terms of the GNU General Public License version 2 as
6  * published by the Free Software Foundation.
7  */
8
9 /* AM43x EPOS EVM */
10
11 /dts-v1/;
12
13 #include "am4372.dtsi"
14 #include <dt-bindings/pinctrl/am43xx.h>
15 #include <dt-bindings/gpio/gpio.h>
16 #include <dt-bindings/pwm/pwm.h>
17
18 / {
19         model = "TI AM43x EPOS EVM";
20         compatible = "ti,am43x-epos-evm","ti,am4372","ti,am43";
21
22         vmmcsd_fixed: fixedregulator-sd {
23                 compatible = "regulator-fixed";
24                 regulator-name = "vmmcsd_fixed";
25                 regulator-min-microvolt = <3300000>;
26                 regulator-max-microvolt = <3300000>;
27                 enable-active-high;
28         };
29
30         am43xx_pinmux: pinmux@44e10800 {
31                 cpsw_default: cpsw_default {
32                         pinctrl-single,pins = <
33                                 /* Slave 1 */
34                                 0x10c (PIN_INPUT_PULLDOWN | MUX_MODE1)  /* mii1_crs.rmii1_crs */
35                                 0x110 (PIN_INPUT_PULLDOWN | MUX_MODE1)  /* mii1_rxerr.rmii1_rxerr */
36                                 0x114 (PIN_OUTPUT_PULLDOWN | MUX_MODE1) /* mii1_txen.rmii1_txen */
37                                 0x118 (PIN_INPUT_PULLDOWN | MUX_MODE1)  /* mii1_rxdv.rmii1_rxdv */
38                                 0x124 (PIN_OUTPUT_PULLDOWN | MUX_MODE1) /* mii1_txd1.rmii1_txd1 */
39                                 0x128 (PIN_OUTPUT_PULLDOWN | MUX_MODE1) /* mii1_txd0.rmii1_txd0 */
40                                 0x13c (PIN_INPUT_PULLDOWN | MUX_MODE1)  /* mii1_rxd1.rmii1_rxd1 */
41                                 0x140 (PIN_INPUT_PULLDOWN | MUX_MODE1)  /* mii1_rxd0.rmii1_rxd0 */
42                                 0x144 (PIN_INPUT_PULLDOWN | MUX_MODE0)  /* rmii1_refclk.rmii1_refclk */
43                         >;
44                 };
45
46                 cpsw_sleep: cpsw_sleep {
47                         pinctrl-single,pins = <
48                                 /* Slave 1 reset value */
49                                 0x10c (PIN_INPUT_PULLDOWN | MUX_MODE7)
50                                 0x110 (PIN_INPUT_PULLDOWN | MUX_MODE7)
51                                 0x114 (PIN_INPUT_PULLDOWN | MUX_MODE7)
52                                 0x118 (PIN_INPUT_PULLDOWN | MUX_MODE7)
53                                 0x124 (PIN_INPUT_PULLDOWN | MUX_MODE7)
54                                 0x128 (PIN_INPUT_PULLDOWN | MUX_MODE7)
55                                 0x13c (PIN_INPUT_PULLDOWN | MUX_MODE7)
56                                 0x140 (PIN_INPUT_PULLDOWN | MUX_MODE7)
57                                 0x144 (PIN_INPUT_PULLDOWN | MUX_MODE7)
58                         >;
59                 };
60
61                 davinci_mdio_default: davinci_mdio_default {
62                         pinctrl-single,pins = <
63                                 /* MDIO */
64                                 0x148 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0)    /* mdio_data.mdio_data */
65                                 0x14c (PIN_OUTPUT_PULLUP | MUX_MODE0)                   /* mdio_clk.mdio_clk */
66                         >;
67                 };
68
69                 davinci_mdio_sleep: davinci_mdio_sleep {
70                         pinctrl-single,pins = <
71                                 /* MDIO reset value */
72                                 0x148 (PIN_INPUT_PULLDOWN | MUX_MODE7)
73                                 0x14c (PIN_INPUT_PULLDOWN | MUX_MODE7)
74                         >;
75                 };
76
77                 i2c0_pins: pinmux_i2c0_pins {
78                         pinctrl-single,pins = <
79                                 0x188 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0)    /* i2c0_sda.i2c0_sda */
80                                 0x18c (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0)    /* i2c0_scl.i2c0_scl */
81                         >;
82                 };
83
84                 nand_flash_x8: nand_flash_x8 {
85                         pinctrl-single,pins = <
86                                 0x40 (PIN_OUTPUT_PULLDOWN | MUX_MODE7)  /* gpmc_a0.SELQSPIorNAND/GPIO */
87                                 0x0  (PIN_INPUT_PULLDOWN | MUX_MODE0)   /* gpmc_ad0.gpmc_ad0 */
88                                 0x4  (PIN_INPUT_PULLDOWN | MUX_MODE0)   /* gpmc_ad1.gpmc_ad1 */
89                                 0x8  (PIN_INPUT_PULLDOWN | MUX_MODE0)   /* gpmc_ad2.gpmc_ad2 */
90                                 0xc  (PIN_INPUT_PULLDOWN | MUX_MODE0)   /* gpmc_ad3.gpmc_ad3 */
91                                 0x10 (PIN_INPUT_PULLDOWN | MUX_MODE0)   /* gpmc_ad4.gpmc_ad4 */
92                                 0x14 (PIN_INPUT_PULLDOWN | MUX_MODE0)   /* gpmc_ad5.gpmc_ad5 */
93                                 0x18 (PIN_INPUT_PULLDOWN | MUX_MODE0)   /* gpmc_ad6.gpmc_ad6 */
94                                 0x1c (PIN_INPUT_PULLDOWN | MUX_MODE0)   /* gpmc_ad7.gpmc_ad7 */
95                                 0x70 (PIN_INPUT_PULLUP | MUX_MODE0)     /* gpmc_wait0.gpmc_wait0 */
96                                 0x74 (PIN_OUTPUT_PULLUP | MUX_MODE7)    /* gpmc_wpn.gpmc_wpn */
97                                 0x7c (PIN_OUTPUT | MUX_MODE0)           /* gpmc_csn0.gpmc_csn0  */
98                                 0x90 (PIN_OUTPUT | MUX_MODE0)           /* gpmc_advn_ale.gpmc_advn_ale */
99                                 0x94 (PIN_OUTPUT | MUX_MODE0)           /* gpmc_oen_ren.gpmc_oen_ren */
100                                 0x98 (PIN_OUTPUT | MUX_MODE0)           /* gpmc_wen.gpmc_wen */
101                                 0x9c (PIN_OUTPUT | MUX_MODE0)           /* gpmc_be0n_cle.gpmc_be0n_cle */
102                         >;
103                 };
104
105                 ecap0_pins: backlight_pins {
106                         pinctrl-single,pins = <
107                                 0x164 MUX_MODE0         /* eCAP0_in_PWM0_out.eCAP0_in_PWM0_out MODE0 */
108                         >;
109                 };
110
111                 i2c2_pins: pinmux_i2c2_pins {
112                         pinctrl-single,pins = <
113                                 0x1c0 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE8)    /* i2c2_sda.i2c2_sda */
114                                 0x1c4 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE8)    /* i2c2_scl.i2c2_scl */
115                         >;
116                 };
117
118                 spi0_pins: pinmux_spi0_pins {
119                         pinctrl-single,pins = <
120                                 0x150 (PIN_INPUT | MUX_MODE0)           /* spi0_clk.spi0_clk */
121                                 0x154 (PIN_OUTPUT | MUX_MODE0)           /* spi0_d0.spi0_d0 */
122                                 0x158 (PIN_INPUT | MUX_MODE0)           /* spi0_d1.spi0_d1 */
123                                 0x15c (PIN_OUTPUT | MUX_MODE0)          /* spi0_cs0.spi0_cs0 */
124                         >;
125                 };
126
127                 spi1_pins: pinmux_spi1_pins {
128                         pinctrl-single,pins = <
129                                 0x190 (PIN_INPUT | MUX_MODE3)           /* mcasp0_aclkx.spi1_clk */
130                                 0x194 (PIN_OUTPUT | MUX_MODE3)           /* mcasp0_fsx.spi1_d0 */
131                                 0x198 (PIN_INPUT | MUX_MODE3)           /* mcasp0_axr0.spi1_d1 */
132                                 0x19c (PIN_OUTPUT | MUX_MODE3)          /* mcasp0_ahclkr.spi1_cs0 */
133                         >;
134                 };
135         };
136
137         matrix_keypad: matrix_keypad@0 {
138                         compatible = "gpio-matrix-keypad";
139                         debounce-delay-ms = <5>;
140                         col-scan-delay-us = <2>;
141
142                         row-gpios = <&gpio0 12 GPIO_ACTIVE_HIGH         /* Bank0, pin12 */
143                                      &gpio0 13 GPIO_ACTIVE_HIGH         /* Bank0, pin13 */
144                                      &gpio0 14 GPIO_ACTIVE_HIGH         /* Bank0, pin14 */
145                                      &gpio0 15 GPIO_ACTIVE_HIGH>;       /* Bank0, pin15 */
146
147                         col-gpios = <&gpio3 9 GPIO_ACTIVE_HIGH          /* Bank3, pin9 */
148                                      &gpio3 10 GPIO_ACTIVE_HIGH         /* Bank3, pin10 */
149                                      &gpio2 18 GPIO_ACTIVE_HIGH         /* Bank2, pin18 */
150                                      &gpio2 19 GPIO_ACTIVE_HIGH>;       /* Bank2, pin19 */
151
152                         linux,keymap = <0x00000201      /* P1 */
153                                 0x01000204      /* P4 */
154                                 0x02000207      /* P7 */
155                                 0x0300020a      /* NUMERIC_STAR */
156                                 0x00010202      /* P2 */
157                                 0x01010205      /* P5 */
158                                 0x02010208      /* P8 */
159                                 0x03010200      /* P0 */
160                                 0x00020203      /* P3 */
161                                 0x01020206      /* P6 */
162                                 0x02020209      /* P9 */
163                                 0x0302020b      /* NUMERIC_POUND */
164                                 0x00030067      /* UP */
165                                 0x0103006a      /* RIGHT */
166                                 0x0203006c      /* DOWN */
167                                 0x03030069>;    /* LEFT */
168                 };
169
170         backlight {
171                 compatible = "pwm-backlight";
172                 pwms = <&ecap0 0 50000 PWM_POLARITY_INVERTED>;
173                 brightness-levels = <0 51 53 56 62 75 101 152 255>;
174                 default-brightness-level = <8>;
175         };
176 };
177
178 &mmc1 {
179         status = "okay";
180         vmmc-supply = <&vmmcsd_fixed>;
181         bus-width = <4>;
182 };
183
184 &mac {
185         pinctrl-names = "default", "sleep";
186         pinctrl-0 = <&cpsw_default>;
187         pinctrl-1 = <&cpsw_sleep>;
188         status = "okay";
189 };
190
191 &davinci_mdio {
192         pinctrl-names = "default", "sleep";
193         pinctrl-0 = <&davinci_mdio_default>;
194         pinctrl-1 = <&davinci_mdio_sleep>;
195         status = "okay";
196 };
197
198 &cpsw_emac0 {
199         phy_id = <&davinci_mdio>, <16>;
200         phy-mode = "rmii";
201 };
202
203 &cpsw_emac1 {
204         phy_id = <&davinci_mdio>, <1>;
205         phy-mode = "rmii";
206 };
207
208 &i2c0 {
209         status = "okay";
210         pinctrl-names = "default";
211         pinctrl-0 = <&i2c0_pins>;
212
213         at24@50 {
214                 compatible = "at24,24c256";
215                 pagesize = <64>;
216                 reg = <0x50>;
217         };
218
219         pixcir_ts@5c {
220                 compatible = "pixcir,pixcir_ts";
221                 reg = <0x5c>;
222                 interrupt-parent = <&gpio1>;
223                 interrupts = <17 0>;
224
225                 attb-gpio = <&gpio1 17 GPIO_ACTIVE_HIGH>;
226
227                 x-size = <1024>;
228                 y-size = <768>;
229         };
230 };
231
232 &i2c2 {
233         pinctrl-names = "default";
234         pinctrl-0 = <&i2c2_pins>;
235         status = "okay";
236 };
237
238 &gpio0 {
239         status = "okay";
240 };
241
242 &gpio1 {
243         status = "okay";
244 };
245
246 &gpio2 {
247         status = "okay";
248 };
249
250 &gpio3 {
251         status = "okay";
252 };
253
254 &elm {
255         status = "okay";
256 };
257
258 &gpmc {
259         status = "okay";
260         pinctrl-names = "default";
261         pinctrl-0 = <&nand_flash_x8>;
262         ranges = <0 0 0x08000000 0x10000000>;   /* CS0: NAND */
263         nand@0,0 {
264                 reg = <0 0 0>; /* CS0, offset 0 */
265                 ti,nand-ecc-opt = "bch8";
266                 ti,elm-id = <&elm>;
267                 nand-bus-width = <8>;
268                 gpmc,device-width = <1>;
269                 gpmc,sync-clk-ps = <0>;
270                 gpmc,cs-on-ns = <0>;
271                 gpmc,cs-rd-off-ns = <40>; /* tCEA + tCHZ + 1 */
272                 gpmc,cs-wr-off-ns = <40>;
273                 gpmc,adv-on-ns = <0>;  /* cs-on-ns */
274                 gpmc,adv-rd-off-ns = <25>; /* min( tALH + tALS + 1) */
275                 gpmc,adv-wr-off-ns = <25>; /* min( tALH + tALS + 1) */
276                 gpmc,we-on-ns = <0>;   /* cs-on-ns */
277                 gpmc,we-off-ns = <20>; /* we-on-time + tWP + 2 */
278                 gpmc,oe-on-ns = <3>;  /* cs-on-ns + tRR + 2 */
279                 gpmc,oe-off-ns = <30>; /* oe-on-ns + tRP + 2 */
280                 gpmc,access-ns = <30>; /* tCEA + 4*/
281                 gpmc,rd-cycle-ns = <40>;
282                 gpmc,wr-cycle-ns = <40>;
283                 gpmc,wait-on-read = "true";
284                 gpmc,wait-on-write = "true";
285                 gpmc,bus-turnaround-ns = <0>;
286                 gpmc,cycle2cycle-delay-ns = <0>;
287                 gpmc,clk-activation-ns = <0>;
288                 gpmc,wait-monitoring-ns = <0>;
289                 gpmc,wr-access-ns = <40>;
290                 gpmc,wr-data-mux-bus-ns = <0>;
291                 /* MTD partition table */
292                 /* All SPL-* partitions are sized to minimal length
293                  * which can be independently programmable. For
294                  * NAND flash this is equal to size of erase-block */
295                 #address-cells = <1>;
296                 #size-cells = <1>;
297                 partition@0 {
298                         label = "NAND.SPL";
299                         reg = <0x00000000 0x00040000>;
300                 };
301                 partition@1 {
302                         label = "NAND.SPL.backup1";
303                         reg = <0x00040000 0x00040000>;
304                 };
305                 partition@2 {
306                         label = "NAND.SPL.backup2";
307                         reg = <0x00080000 0x00040000>;
308                 };
309                 partition@3 {
310                         label = "NAND.SPL.backup3";
311                         reg = <0x000C0000 0x00040000>;
312                 };
313                 partition@4 {
314                         label = "NAND.u-boot-spl-os";
315                         reg = <0x00100000 0x00080000>;
316                 };
317                 partition@5 {
318                         label = "NAND.u-boot";
319                         reg = <0x00180000 0x00100000>;
320                 };
321                 partition@6 {
322                         label = "NAND.u-boot-env";
323                         reg = <0x00280000 0x00040000>;
324                 };
325                 partition@7 {
326                         label = "NAND.u-boot-env.backup1";
327                         reg = <0x002C0000 0x00040000>;
328                 };
329                 partition@8 {
330                         label = "NAND.kernel";
331                         reg = <0x00300000 0x00700000>;
332                 };
333                 partition@9 {
334                         label = "NAND.file-system";
335                         reg = <0x00800000 0x1F600000>;
336                 };
337         };
338 };
339
340 &epwmss0 {
341         status = "okay";
342 };
343
344 &ecap0 {
345                 status = "okay";
346                 pinctrl-names = "default";
347                 pinctrl-0 = <&ecap0_pins>;
348 };
349
350 &spi0 {
351         pinctrl-names = "default";
352         pinctrl-0 = <&spi0_pins>;
353         status = "okay";
354 };
355
356 &spi1 {
357         pinctrl-names = "default";
358         pinctrl-0 = <&spi1_pins>;
359         status = "okay";
360 };